⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 start.s.svn-base

📁 u-boot for S3c2443 processor
💻 SVN-BASE
📖 第 1 页 / 共 2 页
字号:
	mtspr   DBAT5U, r3	isync	/* IBAT 6 */	addis   r4, r0, CFG_IBAT6L@h	ori     r4, r4, CFG_IBAT6L@l	addis   r3, r0, CFG_IBAT6U@h	ori     r3, r3, CFG_IBAT6U@l	mtspr   IBAT6L, r4	mtspr   IBAT6U, r3	isync	/* DBAT 6 */	addis   r4, r0, CFG_DBAT6L@h	ori     r4, r4, CFG_DBAT6L@l	addis   r3, r0, CFG_DBAT6U@h	ori     r3, r3, CFG_DBAT6U@l	mtspr   DBAT6L, r4	mtspr   DBAT6U, r3	isync	/* IBAT 7 */	addis   r4, r0, CFG_IBAT7L@h	ori     r4, r4, CFG_IBAT7L@l	addis   r3, r0, CFG_IBAT7U@h	ori     r3, r3, CFG_IBAT7U@l	mtspr   IBAT7L, r4	mtspr   IBAT7U, r3	isync	/* DBAT 7 */	addis   r4, r0, CFG_DBAT7L@h	ori     r4, r4, CFG_DBAT7L@l	addis   r3, r0, CFG_DBAT7U@h	ori     r3, r3, CFG_DBAT7U@l	mtspr   DBAT7L, r4	mtspr   DBAT7U, r3	isync#endif	/* bats are done, now invalidate the TLBs */	addis	r3, 0, 0x0000	addis	r5, 0, 0x4    /* upper bound of 0x00040000 for 7400/750 */	isynctlblp:	tlbie	r3	sync	addi	r3, r3, 0x1000	cmp	0, 0, r3, r5	blt tlblp	blr	.globl enable_addr_transenable_addr_trans:	/* enable address translation */	mfmsr	r5	ori	r5, r5, (MSR_IR | MSR_DR)	mtmsr	r5	isync	blr	.globl disable_addr_transdisable_addr_trans:	/* disable address translation */	mflr	r4	mfmsr	r3	andi.	r0, r3, (MSR_IR | MSR_DR)	beqlr	andc	r3, r3, r0	mtspr	SRR0, r4	mtspr	SRR1, r3	rfi/* * This code finishes saving the registers to the exception frame * and jumps to the appropriate handler for the exception. * Register r21 is pointer into trap frame, r1 has new stack pointer. */	.globl	transfer_to_handlertransfer_to_handler:	stw	r22,_NIP(r21)	lis	r22,MSR_POW@h	andc	r23,r23,r22	stw	r23,_MSR(r21)	SAVE_GPR(7, r21)	SAVE_4GPRS(8, r21)	SAVE_8GPRS(12, r21)	SAVE_8GPRS(24, r21)	mflr	r23	andi.	r24,r23,0x3f00		/* get vector offset */	stw	r24,TRAP(r21)	li	r22,0	stw	r22,RESULT(r21)	mtspr	SPRG2,r22		/* r1 is now kernel sp */	lwz	r24,0(r23)		/* virtual address of handler */	lwz	r23,4(r23)		/* where to go when done */	mtspr	SRR0,r24	mtspr	SRR1,r20	mtlr	r23	SYNC	rfi				/* jump to handler, enable MMU */int_return:	mfmsr	r28		/* Disable interrupts */	li	r4,0	ori	r4,r4,MSR_EE	andc	r28,r28,r4	SYNC			/* Some chip revs need this... */	mtmsr	r28	SYNC	lwz	r2,_CTR(r1)	lwz	r0,_LINK(r1)	mtctr	r2	mtlr	r0	lwz	r2,_XER(r1)	lwz	r0,_CCR(r1)	mtspr	XER,r2	mtcrf	0xFF,r0	REST_10GPRS(3, r1)	REST_10GPRS(13, r1)	REST_8GPRS(23, r1)	REST_GPR(31, r1)	lwz	r2,_NIP(r1)	/* Restore environment */	lwz	r0,_MSR(r1)	mtspr	SRR0,r2	mtspr	SRR1,r0	lwz	r0,GPR0(r1)	lwz	r2,GPR2(r1)	lwz	r1,GPR1(r1)	SYNC	rfi	.globl	dc_readdc_read:	blr	.globl get_pvrget_pvr:	mfspr	r3, PVR	blr/*-----------------------------------------------------------------------*//* * void relocate_code (addr_sp, gd, addr_moni) * * This "function" does not return, instead it continues in RAM * after relocating the monitor code. * * r3 = dest * r4 = src * r5 = length in bytes * r6 = cachelinesize */	.globl	relocate_coderelocate_code:	mr	r1,  r3		/* Set new stack pointer		*/	mr	r9,  r4		/* Save copy of Global Data pointer	*/	mr	r10, r5		/* Save copy of Destination Address	*/	mr	r3,  r5				/* Destination Address	*/	lis	r4, CFG_MONITOR_BASE@h		/* Source      Address	*/	ori	r4, r4, CFG_MONITOR_BASE@l	lwz	r5, GOT(__init_end)	sub	r5, r5, r4	li	r6, CFG_CACHELINE_SIZE		/* Cache Line Size	*/	/*	 * Fix GOT pointer:	 *	 * New GOT-PTR = (old GOT-PTR - CFG_MONITOR_BASE) + Destination Address	 *	 * Offset:	 */	sub	r15, r10, r4	/* First our own GOT */	add	r14, r14, r15	/* then the one used by the C code */	add	r30, r30, r15	/*	 * Now relocate code	 */#ifdef CONFIG_ECC	bl	board_relocate_rom	sync	mr	r3, r10				/* Destination Address	*/	lis	r4, CFG_MONITOR_BASE@h		/* Source      Address	*/	ori	r4, r4, CFG_MONITOR_BASE@l	lwz	r5, GOT(__init_end)	sub	r5, r5, r4	li	r6, CFG_CACHELINE_SIZE		/* Cache Line Size	*/#else	cmplw	cr1,r3,r4	addi	r0,r5,3	srwi.	r0,r0,2	beq	cr1,4f		/* In place copy is not necessary	*/	beq	7f		/* Protect against 0 count		*/	mtctr	r0	bge	cr1,2f	la	r8,-4(r4)	la	r7,-4(r3)1:	lwzu	r0,4(r8)	stwu	r0,4(r7)	bdnz	1b	b	4f2:	slwi	r0,r0,2	add	r8,r4,r0	add	r7,r3,r03:	lwzu	r0,-4(r8)	stwu	r0,-4(r7)	bdnz	3b#endif/* * Now flush the cache: note that we must start from a cache aligned * address. Otherwise we might miss one cache line. */4:	cmpwi	r6,0	add	r5,r3,r5	beq	7f		/* Always flush prefetch queue in any case */	subi	r0,r6,1	andc	r3,r3,r0	mr	r4,r35:	dcbst	0,r4	add	r4,r4,r6	cmplw	r4,r5	blt	5b	sync			/* Wait for all dcbst to complete on bus */	mr	r4,r36:	icbi	0,r4	add	r4,r4,r6	cmplw	r4,r5	blt	6b7:	sync			/* Wait for all icbi to complete on bus	*/	isync/* * We are done. Do not return, instead branch to second part of board * initialization, now running from RAM. */	addi	r0, r10, in_ram - _start + EXC_OFF_SYS_RESET	mtlr	r0	blrin_ram:#ifdef CONFIG_ECC	bl	board_init_ecc#endif	/*	 * Relocation Function, r14 point to got2+0x8000	 *	 * Adjust got2 pointers, no need to check for 0, this code	 * already puts a few entries in the table.	 */	li	r0,__got2_entries@sectoff@l	la	r3,GOT(_GOT2_TABLE_)	lwz	r11,GOT(_GOT2_TABLE_)	mtctr	r0	sub	r11,r3,r11	addi	r3,r3,-41:	lwzu	r0,4(r3)	add	r0,r0,r11	stw	r0,0(r3)	bdnz	1b	/*	 * Now adjust the fixups and the pointers to the fixups	 * in case we need to move ourselves again.	 */2:	li	r0,__fixup_entries@sectoff@l	lwz	r3,GOT(_FIXUP_TABLE_)	cmpwi	r0,0	mtctr	r0	addi	r3,r3,-4	beq	4f3:	lwzu	r4,4(r3)	lwzux	r0,r4,r11	add	r0,r0,r11	stw	r10,0(r3)	stw	r0,0(r4)	bdnz	3b4:/* clear_bss: */	/*	 * Now clear BSS segment	 */	lwz	r3,GOT(__bss_start)	lwz	r4,GOT(_end)	cmplw	0, r3, r4	beq	6f	li	r0, 05:	stw	r0, 0(r3)	addi	r3, r3, 4	cmplw	0, r3, r4	bne	5b6:	mr	r3, r10		/* Destination Address		*/#if defined(CONFIG_AMIGAONEG3SE) || \    defined(CONFIG_DB64360)	 || \    defined(CONFIG_DB64460)	mr	r4, r9		/* Use RAM copy of the global data */#endif	bl	after_reloc	/* not reached - end relocate_code *//*-----------------------------------------------------------------------*/	/*	 * Copy exception vector code to low memory	 *	 * r3: dest_addr	 * r7: source address, r8: end address, r9: target address	 */	.globl	trap_inittrap_init:	lwz	r7, GOT(_start)	lwz	r8, GOT(_end_of_vectors)	li	r9, 0x100		/* reset vector always at 0x100 */	cmplw	0, r7, r8	bgelr				/* return if r7>=r8 - just in case */	mflr	r4			/* save link register		*/1:	lwz	r0, 0(r7)	stw	r0, 0(r9)	addi	r7, r7, 4	addi	r9, r9, 4	cmplw	0, r7, r8	bne	1b	/*	 * relocate `hdlr' and `int_return' entries	 */	li	r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET	li	r8, Alignment - _start + EXC_OFF_SYS_RESET2:	bl	trap_reloc	addi	r7, r7, 0x100		/* next exception vector	*/	cmplw	0, r7, r8	blt	2b	li	r7, .L_Alignment - _start + EXC_OFF_SYS_RESET	bl	trap_reloc	li	r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET	bl	trap_reloc	li	r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET	li	r8, SystemCall - _start + EXC_OFF_SYS_RESET3:	bl	trap_reloc	addi	r7, r7, 0x100		/* next exception vector	*/	cmplw	0, r7, r8	blt	3b	li	r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET	li	r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET4:	bl	trap_reloc	addi	r7, r7, 0x100		/* next exception vector	*/	cmplw	0, r7, r8	blt	4b	/* enable execptions from RAM vectors */	mfmsr	r7	li	r8,MSR_IP	andc	r7,r7,r8	mtmsr	r7	mtlr	r4			/* restore link register	*/	blr	/*	 * Function: relocate entries for one exception vector	 */trap_reloc:	lwz	r0, 0(r7)		/* hdlr ...			*/	add	r0, r0, r3		/*  ... += dest_addr		*/	stw	r0, 0(r7)	lwz	r0, 4(r7)		/* int_return ...		*/	add	r0, r0, r3		/*  ... += dest_addr		*/	stw	r0, 4(r7)	sync	isync	blr#ifdef CFG_INIT_RAM_LOCKlock_ram_in_cache:	/* Allocate Initial RAM in data cache.	 */	lis	r3, (CFG_INIT_RAM_ADDR & ~31)@h	ori	r3, r3, (CFG_INIT_RAM_ADDR & ~31)@l	li	r2, ((CFG_INIT_RAM_END & ~31) + \		     (CFG_INIT_RAM_ADDR & 31) + 31) / 32	mtctr	r21:	dcbz	r0, r3	addi	r3, r3, 32	bdnz	1b	/* Lock the data cache */	mfspr	r0, HID0	ori	r0, r0, 0x1000	sync	mtspr	HID0, r0	sync	blr.globl unlock_ram_in_cacheunlock_ram_in_cache:	/* invalidate the INIT_RAM section */	lis	r3, (CFG_INIT_RAM_ADDR & ~31)@h	ori	r3, r3, (CFG_INIT_RAM_ADDR & ~31)@l	li	r2, ((CFG_INIT_RAM_END & ~31) + \		     (CFG_INIT_RAM_ADDR & 31) + 31) / 32	mtctr	r21:	icbi	r0, r3	addi	r3, r3, 32	bdnz	1b	sync			/* Wait for all icbi to complete on bus	*/	isync	/* Unlock the data cache and invalidate it */	mfspr   r0, HID0	li      r3,0x1000	andc    r0,r0,r3	li	r3,0x0400	or	r0,r0,r3	sync	mtspr   HID0, r0	sync	blr#endif

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -