⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 tmdlhdmitx_cfg.c

📁 HDMI NXP9983 chipset controller driver
💻 C
📖 第 1 页 / 共 3 页
字号:
/** * Copyright (C) 2006 NXP N.V., All Rights Reserved. * This source code and any compilation or derivative thereof is the proprietary * information of NXP N.V. and is confidential in nature. Under no circumstances * is this software to be  exposed to or placed under an Open Source License of * any type without the expressed written permission of NXP N.V. * * \file          tmdlHdmiTx_cfg.c * * \version       Revision: 1 * * \date          Date: 08/08/07 11:00 * * \brief         devlib driver component API for the TDA998x HDMI Transmitters * * \section refs  Reference Documents * HDMI Tx Driver - FRS.doc, * * \section info  Change Information * * \verbatim   History:       tmdlHdmiTx_cfg.c * * *****************  Version 1  ***************** * User: J. Lamotte Date: 08/08/07  Time: 11:00 * initial version *   \endverbatim **//*============================================================================*//*                             INCLUDE FILES                                  *//*============================================================================*/#include "tmdlHdmiTx_IW.h"#include "tmNxTypes.h"#include "tmdlHdmiTx.h"#include "tmdlHdmiTx_cfg.h"#ifdef TMFL_OS_WINDOWS      /* OS Windows */#include "infra_i2c.h"#else                       /* OS ARM7 */#include "i2c.h"//#include <LPC21xx.H>   #endif                      /* endif TMFL_OS_WINDOWS */#include "tmbslHdmiTx.h"/****************************************************************************** ****************************************************************************** *                 THIS PART CAN BE MODIFIED BY CUSTOMER                      * ****************************************************************************** *****************************************************************************//*============================================================================*//*                          INTERNAL PROTOTYPE                                *//*============================================================================*/#ifdef TMFL_OS_WINDOWS  /* OS Windows */ tmErrorCode_t windowsI2cReadFunction(tmbslHdmiTxSysArgs_t *pSysArgs);tmErrorCode_t windowsI2cWriteFunction(tmbslHdmiTxSysArgs_t *pSysArgs);#else                   /* OS ARM7 */tmErrorCode_t RtxTxI2cReadFunction(tmbslHdmiTxSysArgs_t *pSysArgs);tmErrorCode_t RtxTxI2cWriteFunction(tmbslHdmiTxSysArgs_t *pSysArgs);#endif                  /* endif TMFL_OS_WINDOWS */tmErrorCode_t edidReadFunction (tmbslHdmiTxSysArgsEdid_t *pSysArgs);/*============================================================================*//*                                MACRO                                       *//*============================================================================*//* macro for quick error handling */#define RETIF(cond, rslt) if ((cond)){return (rslt);}/*============================================================================*//*                          TYPES DECLARATIONS                                *//*============================================================================*//*============================================================================*//*                       CONSTANTS DECLARATIONS                               *//*============================================================================*//* Configuration for unit 0 *************************** *//* priority of the command tasks */#ifdef TMFL_OS_WINDOWS          /* OS Windows */#define COMMAND_TASK_PRIORITY_0  THREAD_PRIORITY_HIGHEST#else                           /* OS ARM7 */#define COMMAND_TASK_PRIORITY_0  4#endif                          /* endif TMFL_OS_WINDOWS *//* stack size of the command tasks */#define COMMAND_TASK_STACKSIZE_0 128/* size of the message queues for command tasks */#define COMMAND_TASK_QUEUESIZE_0 128/* priority of the hdcp check tasks */#ifdef TMFL_OS_WINDOWS          /* OS Windows */#define HDCP_CHECK_TASK_PRIORITY_0  THREAD_PRIORITY_HIGHEST#else                           /* OS ARM7 */#define HDCP_CHECK_TASK_PRIORITY_0  4#endif                          /* endif TMFL_OS_WINDOWS *//* stack size of the hdcp check tasks */#define HDCP_CHECK_TASK_STACKSIZE_0 128/* I2C adress of the unit */#define UNIT_I2C_ADDRESS_0 0x70/* Configuration for unit 1 *************************** *//* priority of the command tasks */#ifdef TMFL_OS_WINDOWS          /* OS Windows */#define COMMAND_TASK_PRIORITY_1  THREAD_PRIORITY_HIGHEST#else                           /* OS ARM7 */#define COMMAND_TASK_PRIORITY_1  8#endif                          /* endif TMFL_OS_WINDOWS *//* stack size of the command tasks */#define COMMAND_TASK_STACKSIZE_1 128/* size of the message queues for command tasks */#define COMMAND_TASK_QUEUESIZE_1 128/* priority of the hdcp check tasks */#ifdef TMFL_OS_WINDOWS          /* OS Windows */#define HDCP_CHECK_TASK_PRIORITY_1  THREAD_PRIORITY_HIGHEST#else                           /* OS ARM7 */#define HDCP_CHECK_TASK_PRIORITY_1  8#endif                          /* endif TMFL_OS_WINDOWS *//* stack size of the hdcp check tasks */#define HDCP_CHECK_TASK_STACKSIZE_1 128/* I2C adress of the unit */#define UNIT_I2C_ADDRESS_1 0x71/* Resolution supported */#ifndef FORMAT_PC#define RESOLUTION_NB   34#else#define RESOLUTION_NB   61#endif /* FORMAT_PC *//* HDCP key */#define KEY_SEED    0x1234/* Audio port configuration, bitn = 1 to enable port n, = 0 to disable port n */#define ENABLE_ALL_AUDIO_PORT       0xFF/* Audio clock port configuration */#define ENABLE_AUDIO_CLOCK_PORT     True#define DISABLE_AUDIO_CLOCK_PORT    False/* Audio port configuration, bitn = 1 to pulldown port n, = 0 to pulldown port n */#define DISABLE_ALL_AUDIO_PORT_PULLDOWN 0x00/* Audio clock port pulldown configuration */#define ENABLE_AUDIO_CLOCK_PORT_PULLDOWN    True#define DISABLE_AUDIO_CLOCK_PORT_PULLDOWN   False/*============================================================================*//*                        DEFINES DECLARATIONS                                *//*============================================================================*//*============================================================================*//*                       VARIABLES DECLARATIONS                               *//*============================================================================*//** * \brief List of the resolution to be detected by the device library */#ifdef TMFL_OS_WINDOWS          /* OS Windows */tmdlHdmiTxCfgResolution_t resolutionInfoTx[RESOLUTION_NB] = {#else                           /* OS ARM7 */const tmdlHdmiTxCfgResolution_t resolutionInfoTx[RESOLUTION_NB] = {#endif                          /* endif TMFL_OS_WINDOWS */    /* TV Formats */    /* 60 HZ */    {TMDL_HDMITX_VFMT_01_640x480p_60Hz,     640,   480,    False,  TMDL_HDMITX_VFREQ_59Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    {TMDL_HDMITX_VFMT_02_720x480p_60Hz,     720,   480,    False,  TMDL_HDMITX_VFREQ_59Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    {TMDL_HDMITX_VFMT_03_720x480p_60Hz,     720,   480,    False,  TMDL_HDMITX_VFREQ_59Hz, TMDL_HDMITX_P_ASPECT_RATIO_16_9},    {TMDL_HDMITX_VFMT_04_1280x720p_60Hz,    1280,  720,    False,  TMDL_HDMITX_VFREQ_60Hz, TMDL_HDMITX_P_ASPECT_RATIO_16_9},    {TMDL_HDMITX_VFMT_05_1920x1080i_60Hz,   1920,  1080,   True,   TMDL_HDMITX_VFREQ_60Hz, TMDL_HDMITX_P_ASPECT_RATIO_16_9},    {TMDL_HDMITX_VFMT_06_720x480i_60Hz,     720,   480,    True,   TMDL_HDMITX_VFREQ_59Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    {TMDL_HDMITX_VFMT_07_720x480i_60Hz,     720,   480,    True,   TMDL_HDMITX_VFREQ_59Hz, TMDL_HDMITX_P_ASPECT_RATIO_16_9},    {TMDL_HDMITX_VFMT_08_720x240p_60Hz,     720,   240,    False,  TMDL_HDMITX_VFREQ_59Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    {TMDL_HDMITX_VFMT_09_720x240p_60Hz,     720,   240,    False,  TMDL_HDMITX_VFREQ_59Hz, TMDL_HDMITX_P_ASPECT_RATIO_16_9},    {TMDL_HDMITX_VFMT_10_720x480i_60Hz,     720,   480,    True,   TMDL_HDMITX_VFREQ_59Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    {TMDL_HDMITX_VFMT_11_720x480i_60Hz,     720,   480,    True,   TMDL_HDMITX_VFREQ_59Hz, TMDL_HDMITX_P_ASPECT_RATIO_16_9},    {TMDL_HDMITX_VFMT_12_720x240p_60Hz,     720,   240,    False,  TMDL_HDMITX_VFREQ_59Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    {TMDL_HDMITX_VFMT_13_720x240p_60Hz,     720,   240,    False,  TMDL_HDMITX_VFREQ_59Hz, TMDL_HDMITX_P_ASPECT_RATIO_16_9},    {TMDL_HDMITX_VFMT_14_1440x480p_60Hz,    1440,  480,    False,  TMDL_HDMITX_VFREQ_59Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    {TMDL_HDMITX_VFMT_15_1440x480p_60Hz,    1440,  480,    False,  TMDL_HDMITX_VFREQ_59Hz, TMDL_HDMITX_P_ASPECT_RATIO_16_9},    {TMDL_HDMITX_VFMT_16_1920x1080p_60Hz,   1920,  1080,   False,  TMDL_HDMITX_VFREQ_60Hz, TMDL_HDMITX_P_ASPECT_RATIO_16_9},    /* 50 HZ */    {TMDL_HDMITX_VFMT_17_720x576p_50Hz,     720,   576,    False,  TMDL_HDMITX_VFREQ_50Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    {TMDL_HDMITX_VFMT_18_720x576p_50Hz,     720,   576,    False,  TMDL_HDMITX_VFREQ_50Hz, TMDL_HDMITX_P_ASPECT_RATIO_16_9},    {TMDL_HDMITX_VFMT_19_1280x720p_50Hz,    1280,  720,    False,  TMDL_HDMITX_VFREQ_50Hz, TMDL_HDMITX_P_ASPECT_RATIO_16_9},    {TMDL_HDMITX_VFMT_20_1920x1080i_50Hz,   1920,  1080,   True,   TMDL_HDMITX_VFREQ_50Hz, TMDL_HDMITX_P_ASPECT_RATIO_16_9},    {TMDL_HDMITX_VFMT_21_720x576i_50Hz,     720,   576,    True,   TMDL_HDMITX_VFREQ_50Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    {TMDL_HDMITX_VFMT_22_720x576i_50Hz,     720,   576,    True,   TMDL_HDMITX_VFREQ_50Hz, TMDL_HDMITX_P_ASPECT_RATIO_16_9},    {TMDL_HDMITX_VFMT_23_720x288p_50Hz,     720,   288,    False,  TMDL_HDMITX_VFREQ_50Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    {TMDL_HDMITX_VFMT_24_720x288p_50Hz,     720,   288,    False,  TMDL_HDMITX_VFREQ_50Hz, TMDL_HDMITX_P_ASPECT_RATIO_16_9},    {TMDL_HDMITX_VFMT_25_720x576i_50Hz,     720,   576,    True,   TMDL_HDMITX_VFREQ_50Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    {TMDL_HDMITX_VFMT_26_720x576i_50Hz,     720,   576,    True,   TMDL_HDMITX_VFREQ_50Hz, TMDL_HDMITX_P_ASPECT_RATIO_16_9},    {TMDL_HDMITX_VFMT_27_720x288p_50Hz,     720,   288,    False,  TMDL_HDMITX_VFREQ_50Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    {TMDL_HDMITX_VFMT_28_720x288p_50Hz,     720,   288,    False,  TMDL_HDMITX_VFREQ_50Hz, TMDL_HDMITX_P_ASPECT_RATIO_16_9},    {TMDL_HDMITX_VFMT_29_1440x576p_50Hz,    1440,  576,    False,  TMDL_HDMITX_VFREQ_50Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    {TMDL_HDMITX_VFMT_30_1440x576p_50Hz,    1440,  576,    False,  TMDL_HDMITX_VFREQ_50Hz, TMDL_HDMITX_P_ASPECT_RATIO_16_9},    {TMDL_HDMITX_VFMT_31_1920x1080p_50Hz,   1920,  1080,   False,  TMDL_HDMITX_VFREQ_50Hz, TMDL_HDMITX_P_ASPECT_RATIO_16_9},    {TMDL_HDMITX_VFMT_32_1920x1080p_24Hz,   1920,  1080,   False,  TMDL_HDMITX_VFREQ_24Hz, TMDL_HDMITX_P_ASPECT_RATIO_16_9},    {TMDL_HDMITX_VFMT_33_1920x1080p_25Hz,   1920,  1080,   False,  TMDL_HDMITX_VFREQ_25Hz, TMDL_HDMITX_P_ASPECT_RATIO_16_9},    {TMDL_HDMITX_VFMT_34_1920x1080p_30Hz,   1920,  1080,   False,  TMDL_HDMITX_VFREQ_30Hz, TMDL_HDMITX_P_ASPECT_RATIO_16_9}#ifdef FORMAT_PC    /* PC Formats */    /* 60 HZ */    ,{TMDL_HDMITX_VFMT_PC_640x480p_60Hz,     640,   480,    False,  TMDL_HDMITX_VFREQ_60Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    {TMDL_HDMITX_VFMT_PC_800x600p_60Hz,     800,   600,    False,  TMDL_HDMITX_VFREQ_60Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    {TMDL_HDMITX_VFMT_PC_1152x960p_60Hz,    1152,  960,    False,  TMDL_HDMITX_VFREQ_60Hz, TMDL_HDMITX_P_ASPECT_RATIO_6_5},    {TMDL_HDMITX_VFMT_PC_1024x768p_60Hz,    1024,  768,    False,  TMDL_HDMITX_VFREQ_60Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    {TMDL_HDMITX_VFMT_PC_1280x768p_60Hz,    1280,  768,    False,  TMDL_HDMITX_VFREQ_60Hz, TMDL_HDMITX_P_ASPECT_RATIO_5_3},    {TMDL_HDMITX_VFMT_PC_1280x1024p_60Hz,   1280,  1024,   False,  TMDL_HDMITX_VFREQ_60Hz, TMDL_HDMITX_P_ASPECT_RATIO_5_4},    {TMDL_HDMITX_VFMT_PC_1360x768p_60Hz,    1360,  768,    False,  TMDL_HDMITX_VFREQ_60Hz, TMDL_HDMITX_P_ASPECT_RATIO_16_9},    {TMDL_HDMITX_VFMT_PC_1400x1050p_60Hz,   1400,  1050,   False,  TMDL_HDMITX_VFREQ_60Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    {TMDL_HDMITX_VFMT_PC_1600x1200p_60Hz,   1600,  1200,   False,  TMDL_HDMITX_VFREQ_60Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    /* 70 HZ */    {TMDL_HDMITX_VFMT_PC_1024x768p_70Hz,    1024,  768,    False,  TMDL_HDMITX_VFREQ_70Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    /* 72 HZ */    {TMDL_HDMITX_VFMT_PC_640x480p_72Hz,     640,   480,    False,  TMDL_HDMITX_VFREQ_72Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    {TMDL_HDMITX_VFMT_PC_800x600p_72Hz,     800,   600,    False,  TMDL_HDMITX_VFREQ_72Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    /* 75 HZ */    {TMDL_HDMITX_VFMT_PC_640x480p_75Hz,     640,   480,    False,  TMDL_HDMITX_VFREQ_75Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    {TMDL_HDMITX_VFMT_PC_1024x768p_75Hz,    1024,  768,    False,  TMDL_HDMITX_VFREQ_75Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    {TMDL_HDMITX_VFMT_PC_800x600p_75Hz,     800,   600,    False,  TMDL_HDMITX_VFREQ_75Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    {TMDL_HDMITX_VFMT_PC_1024x864p_75Hz,    1024,  864,    False,  TMDL_HDMITX_VFREQ_75Hz, TMDL_HDMITX_P_ASPECT_RATIO_UNDEFINED},    {TMDL_HDMITX_VFMT_PC_1280x1024p_75Hz,   1280,  1024,   False,  TMDL_HDMITX_VFREQ_75Hz, TMDL_HDMITX_P_ASPECT_RATIO_5_4},    /* 85 HZ */    {TMDL_HDMITX_VFMT_PC_640x350p_85Hz,     640,   350,    False,  TMDL_HDMITX_VFREQ_85Hz, TMDL_HDMITX_P_ASPECT_RATIO_UNDEFINED},    {TMDL_HDMITX_VFMT_PC_640x400p_85Hz,     640,   400,    False,  TMDL_HDMITX_VFREQ_85Hz, TMDL_HDMITX_P_ASPECT_RATIO_16_10},    {TMDL_HDMITX_VFMT_PC_720x400p_85Hz,     720,   400,    False,  TMDL_HDMITX_VFREQ_85Hz, TMDL_HDMITX_P_ASPECT_RATIO_9_5},    {TMDL_HDMITX_VFMT_PC_640x480p_85Hz,     640,   480,    False,  TMDL_HDMITX_VFREQ_85Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    {TMDL_HDMITX_VFMT_PC_800x600p_85Hz,     800,   600,    False,  TMDL_HDMITX_VFREQ_85Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    {TMDL_HDMITX_VFMT_PC_1024x768p_85Hz,    1024,  768,    False,  TMDL_HDMITX_VFREQ_85Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    {TMDL_HDMITX_VFMT_PC_1152x864p_85Hz,    1152,  864,    False,  TMDL_HDMITX_VFREQ_85Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    {TMDL_HDMITX_VFMT_PC_1280x960p_85Hz,    1280,  960,    False,  TMDL_HDMITX_VFREQ_85Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3},    {TMDL_HDMITX_VFMT_PC_1280x1024p_85Hz,   1280,  1024,   False,  TMDL_HDMITX_VFREQ_85Hz, TMDL_HDMITX_P_ASPECT_RATIO_5_4},    /* 87 HZ */    {TMDL_HDMITX_VFMT_PC_1024x768i_87Hz,    1024,  768,    True,   TMDL_HDMITX_VFREQ_87Hz, TMDL_HDMITX_P_ASPECT_RATIO_4_3}#endif /* FORMAT_PC */};#ifdef TMFL_OS_WINDOWS          /* OS Windows */tmdlHdmiTxCfgVideoSignal444 videoPortMapping_YUV444[MAX_UNITS][6] = {#else                           /* OS ARM7 */const tmdlHdmiTxCfgVideoSignal444 videoPortMapping_YUV444[MAX_UNITS][6] = {#endif                          /* endif TMFL_OS_WINDOWS */    {        TMDL_HDMITX_VID444_BU_0_TO_3,   /* Signals connected to VPA[0..3] */        TMDL_HDMITX_VID444_BU_4_TO_7,   /* Signals connected to VPA[4..7] */        TMDL_HDMITX_VID444_GY_0_TO_3,   /* Signals connected to VPB[0..3] */        TMDL_HDMITX_VID444_GY_4_TO_7,   /* Signals connected to VPB[4..7] */        TMDL_HDMITX_VID444_VR_0_TO_3,   /* Signals connected to VPC[0..3] */        TMDL_HDMITX_VID444_VR_4_TO_7    /* Signals connected to VPC[4..7] */    },    {        TMDL_HDMITX_VID444_BU_0_TO_3,   /* Signals connected to VPA[0..3] */        TMDL_HDMITX_VID444_BU_4_TO_7,   /* Signals connected to VPA[4..7] */        TMDL_HDMITX_VID444_GY_0_TO_3,   /* Signals connected to VPB[0..3] */        TMDL_HDMITX_VID444_GY_4_TO_7,   /* Signals connected to VPB[4..7] */        TMDL_HDMITX_VID444_VR_0_TO_3,   /* Signals connected to VPC[0..3] */        TMDL_HDMITX_VID444_VR_4_TO_7    /* Signals connected to VPC[4..7] */    }};#ifdef TMFL_OS_WINDOWS          /* OS Windows */tmdlHdmiTxCfgVideoSignal444 videoPortMapping_RGB444[MAX_UNITS][6] = {#else                           /* OS ARM7 */const tmdlHdmiTxCfgVideoSignal444 videoPortMapping_RGB444[MAX_UNITS][6] = {#endif                          /* endif TMFL_OS_WINDOWS */    {        TMDL_HDMITX_VID444_BU_0_TO_3,   /* Signals connected to VPA[0..3] */        TMDL_HDMITX_VID444_BU_4_TO_7,   /* Signals connected to VPA[4..7] */        TMDL_HDMITX_VID444_GY_0_TO_3,   /* Signals connected to VPB[0..3] */        TMDL_HDMITX_VID444_GY_4_TO_7,   /* Signals connected to VPB[4..7] */        TMDL_HDMITX_VID444_VR_0_TO_3,   /* Signals connected to VPC[0..3] */        TMDL_HDMITX_VID444_VR_4_TO_7    /* Signals connected to VPC[4..7] */    },    {        TMDL_HDMITX_VID444_BU_0_TO_3,   /* Signals connected to VPA[0..3] */        TMDL_HDMITX_VID444_BU_4_TO_7,   /* Signals connected to VPA[4..7] */        TMDL_HDMITX_VID444_GY_0_TO_3,   /* Signals connected to VPB[0..3] */        TMDL_HDMITX_VID444_GY_4_TO_7,   /* Signals connected to VPB[4..7] */        TMDL_HDMITX_VID444_VR_0_TO_3,   /* Signals connected to VPC[0..3] */        TMDL_HDMITX_VID444_VR_4_TO_7    /* Signals connected to VPC[4..7] */    }};#ifdef TMFL_OS_WINDOWS          /* OS Windows */tmdlHdmiTxCfgVideoSignal422 videoPortMapping_YUV422[MAX_UNITS][6] = {#else                           /* OS ARM7 */const tmdlHdmiTxCfgVideoSignal422 videoPortMapping_YUV422[MAX_UNITS][6] = {#endif                          /* endif TMFL_OS_WINDOWS */    {         TMDL_HDMITX_VID422_NOT_CONNECTED,   /* Signals connected to VPA[0..3] */        TMDL_HDMITX_VID422_NOT_CONNECTED,   /* Signals connected to VPA[4..7] */        TMDL_HDMITX_VID422_Y_4_TO_7,        /* Signals connected to VPB[0..3] */        TMDL_HDMITX_VID422_Y_8_TO_11,       /* Signals connected to VPB[4..7] */        TMDL_HDMITX_VID422_UV_4_TO_7,       /* Signals connected to VPC[0..3] */        TMDL_HDMITX_VID422_UV_8_TO_11       /* Signals connected to VPC[4..7] */    },

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -