⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 changedl.rpt

📁 步进电机8细分CPLD相序及外部DA输出 实际细分数可达64细分 使用Atmel maxplus2 V10.1软件
💻 RPT
📖 第 1 页 / 共 2 页
字号:
Project Information                                      f:\setup\changedl.rpt

MAX+plus II Compiler Report File
Version 10.12 09/21/2001
Compiled: 11/23/2007 13:10:25

Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


CHANGEDL


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

changedl  EPM7032SLC44-5   4        12       0      12      0           37 %

User Pins:                 4        12       0  



Project Information                                      f:\setup\changedl.rpt

** PROJECT COMPILATION MESSAGES **

Design Doctor Warning: Logic that drives primitive 'DAT5' contains a static 1 hazard when 'ADDR2' = 1, 'ADDR1' = 1, 'ADDR0' = 1 and primitive 'ADDR3' changes -- hazard found before logic synthesis
Design Doctor Warning: Logic that drives primitive 'DAT5' contains a static 1 hazard when 'ADDR3' = 1, 'ADDR1' = 1, 'ADDR0' = 1 and primitive 'ADDR2' changes -- hazard found before logic synthesis
Design Doctor Warning: Logic that drives primitive 'DAT5' contains a static 1 hazard when 'ADDR3' = 1, 'ADDR2' = 1, 'ADDR0' = 1 and primitive 'ADDR1' changes -- hazard found before logic synthesis
Design Doctor Warning: Logic that drives primitive 'DAT5' contains a static 1 hazard when 'ADDR3' = 1, 'ADDR2' = 1, 'ADDR1' = 1 and primitive 'ADDR0' changes -- hazard found before logic synthesis
Design Doctor Warning: Logic that drives primitive 'DAT4' contains a static 1 hazard when 'ADDR2' = 1, 'ADDR1' = 1, 'ADDR0' = 1 and primitive 'ADDR3' changes -- hazard found before logic synthesis
Design Doctor Warning: Logic that drives primitive 'DAT4' contains a static 1 hazard when 'ADDR3' = 1, 'ADDR1' = 1, 'ADDR0' = 1 and primitive 'ADDR2' changes -- hazard found before logic synthesis
Design Doctor Warning: Logic that drives primitive 'DAT4' contains a static 1 hazard when 'ADDR3' = 1, 'ADDR2' = 1, 'ADDR0' = 1 and primitive 'ADDR1' changes -- hazard found before logic synthesis
Design Doctor Warning: Logic that drives primitive 'DAT4' contains a static 1 hazard when 'ADDR3' = 1, 'ADDR2' = 1, 'ADDR1' = 1 and primitive 'ADDR0' changes -- hazard found before logic synthesis
Design Doctor Warning: Logic that drives primitive 'DAT3' contains a static 1 hazard when 'ADDR2' = 1, 'ADDR1' = 1, 'ADDR0' = 1 and primitive 'ADDR3' changes -- hazard found before logic synthesis
Design Doctor Warning: Logic that drives primitive 'DAT3' contains a static 1 hazard when 'ADDR3' = 1, 'ADDR1' = 1, 'ADDR0' = 1 and primitive 'ADDR2' changes -- hazard found before logic synthesis
Design Doctor Warning: Logic that drives primitive 'DAT3' contains a static 1 hazard when 'ADDR3' = 1, 'ADDR2' = 1, 'ADDR0' = 1 and primitive 'ADDR1' changes -- hazard found before logic synthesis
Design Doctor Warning: Logic that drives primitive 'DAT3' contains a static 1 hazard when 'ADDR3' = 1, 'ADDR2' = 1, 'ADDR1' = 1 and primitive 'ADDR0' changes -- hazard found before logic synthesis
Design Doctor Warning: Logic that drives primitive 'DAT2' contains a static 1 hazard when 'ADDR2' = 1, 'ADDR1' = 1, 'ADDR0' = 1 and primitive 'ADDR3' changes -- hazard found before logic synthesis
Design Doctor Warning: Logic that drives primitive 'DAT2' contains a static 1 hazard when 'ADDR3' = 1, 'ADDR1' = 1, 'ADDR0' = 1 and primitive 'ADDR2' changes -- hazard found before logic synthesis
Design Doctor Warning: Logic that drives primitive 'DAT2' contains a static 1 hazard when 'ADDR3' = 1, 'ADDR2' = 1, 'ADDR0' = 1 and primitive 'ADDR1' changes -- hazard found before logic synthesis
Design Doctor Warning: Logic that drives primitive 'DAT2' contains a static 1 hazard when 'ADDR3' = 1, 'ADDR2' = 1, 'ADDR1' = 1 and primitive 'ADDR0' changes -- hazard found before logic synthesis
Design Doctor Warning: Logic that drives primitive 'DAT1' contains a static 1 hazard when 'ADDR2' = 1, 'ADDR1' = 1, 'ADDR0' = 1 and primitive 'ADDR3' changes -- hazard found before logic synthesis
Design Doctor Warning: Logic that drives primitive 'DAT1' contains a static 1 hazard when 'ADDR3' = 1, 'ADDR1' = 1, 'ADDR0' = 1 and primitive 'ADDR2' changes -- hazard found before logic synthesis
Design Doctor Warning: Logic that drives primitive 'DAT1' contains a static 1 hazard when 'ADDR3' = 1, 'ADDR2' = 1, 'ADDR0' = 1 and primitive 'ADDR1' changes -- hazard found before logic synthesis
Design Doctor Warning: Logic that drives primitive 'DAT1' contains a static 1 hazard when 'ADDR3' = 1, 'ADDR2' = 1, 'ADDR1' = 1 and primitive 'ADDR0' changes -- hazard found before logic synthesis
Design Doctor Warning: Logic that drives primitive 'DAT0' contains a static 1 hazard when 'ADDR2' = 1, 'ADDR1' = 1, 'ADDR0' = 1 and primitive 'ADDR3' changes -- hazard found before logic synthesis
Design Doctor Warning: Logic that drives primitive 'DAT0' contains a static 1 hazard when 'ADDR3' = 1, 'ADDR1' = 1, 'ADDR0' = 1 and primitive 'ADDR2' changes -- hazard found before logic synthesis
Design Doctor Warning: Logic that drives primitive 'DAT0' contains a static 1 hazard when 'ADDR3' = 1, 'ADDR2' = 1, 'ADDR0' = 1 and primitive 'ADDR1' changes -- hazard found before logic synthesis
Design Doctor Warning: Logic that drives primitive 'DAT0' contains a static 1 hazard when 'ADDR3' = 1, 'ADDR2' = 1, 'ADDR1' = 1 and primitive 'ADDR0' changes -- hazard found before logic synthesis
Info: Design Doctor issued 24 warning message(s) with EPLD Rules


Device-Specific Information:                             f:\setup\changedl.rpt
changedl

***** Logic for device 'changedl' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

                                               
                                               
                                               
              A  A  A                          
              D  D  D                    D  D  
              D  D  D  V  G  G  G  G  G  A  A  
              R  R  R  C  N  N  N  N  N  T  T  
              2  1  0  C  D  D  D  D  D  5  4  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | DAT3 
   ADDR3 |  8                                38 | #TDO 
RESERVED |  9                                37 | DAT2 
     GND | 10                                36 | DAT8 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032SLC44-5         34 | DAT10 
    #TMS | 13                                33 | DAT7 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | DAT11 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | DAT6 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  D  D  D  
              E  E  E  E  N  C  E  E  A  A  A  
              S  S  S  S  D  C  S  S  T  T  T  
              E  E  E  E        E  E  9  1  0  
              R  R  R  R        R  R           
              V  V  V  V        V  V           
              E  E  E  E        E  E           
              D  D  D  D        D  D           


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                             f:\setup\changedl.rpt
changedl

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   6/16( 37%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32    12/16( 75%)  14/16( 87%)   2/16( 12%)   4/36( 11%) 


Total dedicated input pins used:                 0/4      (  0%)
Total I/O pins used:                            20/32     ( 62%)
Total logic cells used:                         12/32     ( 37%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                   12/32     ( 37%)
Total shareable expanders not available (n/a):   2/32     (  6%)
Average fan-in:                                  4.00
Total fan-in:                                    48

Total input pins required:                       4
Total fast input logic cells required:           0
Total output pins required:                     12
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                     12
Total flipflops required:                        0
Total product terms required:                   47
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                             f:\setup\changedl.rpt
changedl

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   4    (1)  (A)      INPUT               0      0   0    0    0   12    0  ADDR0
   5    (2)  (A)      INPUT               0      0   0    0    0   12    0  ADDR1
   6    (3)  (A)      INPUT               0      0   0    0    0   12    0  ADDR2
   8    (5)  (A)      INPUT               0      0   0    0    0   12    0  ADDR3


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                             f:\setup\changedl.rpt
changedl

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  28     28    B     OUTPUT      t        1      0   1    4    0    0    0  DAT0
  27     29    B     OUTPUT      t        0      0   0    4    0    0    0  DAT1
  37     21    B     OUTPUT      t        0      0   0    4    0    0    0  DAT2
  39     19    B     OUTPUT      t        0      0   0    4    0    0    0  DAT3
  40     18    B     OUTPUT      t        0      0   0    4    0    0    0  DAT4
  41     17    B     OUTPUT      t        0      0   0    4    0    0    0  DAT5
  29     27    B     OUTPUT      t        1      0   1    4    0    0    0  DAT6
  33     24    B     OUTPUT      t        0      0   0    4    0    0    0  DAT7
  36     22    B     OUTPUT      t        0      0   0    4    0    0    0  DAT8
  26     30    B     OUTPUT      t        0      0   0    4    0    0    0  DAT9
  34     23    B     OUTPUT      t        0      0   0    4    0    0    0  DAT10
  31     26    B     OUTPUT      t        0      0   0    4    0    0    0  DAT11


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                             f:\setup\changedl.rpt
changedl

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -