⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 digbuf.lst

📁 PSOC 电动自行车代码 器件采用CYPRESS新电动自行车器件CY8C245
💻 LST
📖 第 1 页 / 共 5 页
字号:
   162                          
   163                          ; Switched Cap PSoC blockType C Row 2 Col 1
   164  0000                    ASC21CR0:     equ 94h          ; Control register 0                       (RW)
   165  0000                    ASC21CR1:     equ 95h          ; Control register 1                       (RW)
   166  0000                    ASC21CR2:     equ 96h          ; Control register 2                       (RW)
   167  0000                    ASC21CR3:     equ 97h          ; Control register 3                       (RW)
   168                          
   169                          ;------------------------------------------------
   170                          ;  Row Digital Interconnects
   171                          ;
   172                          ;  Note: the following registers are mapped into
   173                          ;  both register bank 0 AND register bank 1.
   174                          ;------------------------------------------------
   175                          
   176  0000                    RDI0RI:       equ B0h          ; Row Digital Interconnect Row 0 Input Reg (RW)
   177  0000                    RDI0SYN:      equ B1h          ; Row Digital Interconnect Row 0 Sync Reg  (RW)
   178  0000                    RDI0IS:       equ B2h          ; Row 0 Input Select Register              (RW)
   179  0000                    RDI0LT0:      equ B3h          ; Row 0 Look Up Table Register 0           (RW)
   180  0000                    RDI0LT1:      equ B4h          ; Row 0 Look Up Table Register 1           (RW)
   181  0000                    RDI0RO0:      equ B5h          ; Row 0 Output Register 0                  (RW)
   182  0000                    RDI0RO1:      equ B6h          ; Row 0 Output Register 1                  (RW)
   183                          
   184                          ;------------------------------------------------
   185                          ;  I2C Configuration Registers
   186                          ;------------------------------------------------
   187  0000                    I2C_CFG:      equ D6h          ; I2C Configuration Register               (RW)
   188  0000                    I2C_CFG_PINSEL:         equ 40h  ; MASK: Select P1[0] and P1[1] for I2C
   189  0000                    I2C_CFG_BUSERR_IE:      equ 20h  ; MASK: Enable interrupt on Bus Error
   190  0000                    I2C_CFG_STOP_IE:        equ 10h  ; MASK: Enable interrupt on Stop
   191  0000                    I2C_CFG_CLK_RATE_100K:  equ 00h  ; MASK: I2C clock set at 100K
   192  0000                    I2C_CFG_CLK_RATE_400K:  equ 04h  ; MASK: I2C clock set at 400K
   193  0000                    I2C_CFG_CLK_RATE_50K:   equ 08h  ; MASK: I2C clock set at 50K
   194  0000                    I2C_CFG_CLK_RATE_1M6:   equ 0Ch  ; MASK: I2C clock set at 1.6M
   195  0000                    I2C_CFG_CLK_RATE:       equ 0Ch  ; MASK: I2C clock rate setting mask
   196  0000                    I2C_CFG_PSELECT_MASTER: equ 02h  ; MASK: Enable I2C Master
   197  0000                    I2C_CFG_PSELECT_SLAVE:  equ 01h  ; MASK: Enable I2C Slave
   198                          
   199  0000                    I2C_SCR:      equ D7h          ; I2C Status and Control Register          (#)
   200  0000                    I2C_SCR_BUSERR:        equ 80h   ; MASK: I2C Bus Error detected           (RC)
   201  0000                    I2C_SCR_LOSTARB:       equ 40h   ; MASK: I2C Arbitration lost             (RC)
   202  0000                    I2C_SCR_STOP:          equ 20h   ; MASK: I2C Stop detected                (RC)
   203  0000                    I2C_SCR_ACK:           equ 10h   ; MASK: ACK the last byte                (RW)
   204  0000                    I2C_SCR_ADDR:          equ 08h   ; MASK: Address rcv'd is Slave address   (RC)
   205  0000                    I2C_SCR_XMIT:          equ 04h   ; MASK: Set transfer to tranmit mode     (RW)
   206  0000                    I2C_SCR_LRB:           equ 02h   ; MASK: Last recieved bit                (RC)
   207  0000                    I2C_SCR_BYTECOMPLETE:  equ 01h   ; MASK: Transfer of byte complete        (RC)
   208                          
   209  0000                    I2C_DR:       equ D8h          ; I2C Data Register                        (RW)
   210                          
   211  0000                    I2C_MSCR:     equ D9h          ; I2C Master Status and Control Register   (#)
   212  0000                    I2C_MSCR_BUSY:         equ 08h   ; MASK: I2C Busy (Start detected)        (R)
   213  0000                    I2C_MSCR_MODE:         equ 04h   ; MASK: Start has been generated         (R)
   214  0000                    I2C_MSCR_RESTART:      equ 02h   ; MASK: Generate a Restart condition     (RW)
   215  0000                    I2C_MSCR_START:        equ 01h   ; MASK: Generate a Start condition       (RW)
   216                          
   217                          ;------------------------------------------------
   218                          ;  System and Global Resource Registers
   219                          ;------------------------------------------------
   220  0000                    INT_CLR0:     equ DAh          ; Interrupt Clear Register 0               (RW)
   221                                                         ; Use INT_MSK0 bit field masks
   222  0000                    INT_CLR1:     equ DBh          ; Interrupt Clear Register 1               (RW)
   223                                                         ; Use INT_MSK1 bit field masks
   224  0000                    INT_CLR3:     equ DDh          ; Interrupt Clear Register 3               (RW)
   225                                                         ; Use INT_MSK3 bit field masks
   226                          
   227  0000                    INT_MSK3:     equ DEh          ; I2C and Software Mask Register           (RW)
   228  0000                    INT_MSK3_ENSWINT:          equ 80h ; MASK: enable/disable SW interrupt
   229  0000                    INT_MSK3_I2C:              equ 01h ; MASK: enable/disable I2C interrupt
   230                          
   231  0000                    INT_MSK0:     equ E0h          ; General Interrupt Mask Register          (RW)
   232  0000                    INT_MSK0_VC3:              equ 80h ; MASK: enable/disable VC3 interrupt
   233  0000                    INT_MSK0_SLEEP:            equ 40h ; MASK: enable/disable sleep interrupt
   234  0000                    INT_MSK0_GPIO:             equ 20h ; MASK: enable/disable GPIO  interrupt
   235  0000                    INT_MSK0_ACOLUMN_1:        equ 04h ; MASK: enable/disable Analog col 1 interrupt
   236  0000                    INT_MSK0_ACOLUMN_0:        equ 02h ; MASK: enable/disable Analog col 0 interrupt
   237  0000                    INT_MSK0_VOLTAGE_MONITOR:  equ 01h ; MASK: enable/disable Volts interrupt
   238                          
   239  0000                    INT_MSK1:     equ E1h          ; Digital PSoC block Mask Register         (RW)
   240  0000                    INT_MSK1_DCB03:            equ 08h ; MASK: enable/disable DCB03 block interrupt
   241  0000                    INT_MSK1_DCB02:            equ 04h ; MASK: enable/disable DCB02 block interrupt
   242  0000                    INT_MSK1_DBB01:            equ 02h ; MASK: enable/disable DBB01 block interrupt
   243  0000                    INT_MSK1_DBB00:            equ 01h ; MASK: enable/disable DBB00 block interrupt
   244                          
   245  0000                    INT_VC:       equ E2h          ; Interrupt vector register                (RC)
   246  0000                    RES_WDT:      equ E3h          ; Watch Dog Timer Register                 (W)
   247                          
   248                          ; DECIMATOR Registers
   249  0000                    DEC_DH:       equ E4h          ; Data Register (high byte)                (RC)
   250  0000                    DEC_DL:       equ E5h          ; Data Register ( low byte)                (RC)
   251  0000                    DEC_CR0:      equ E6h          ; Data Control Register 0                  (RW)
   252  0000                    DEC_CR1:      equ E7h          ; Data Control Register 1                  (RW)
   253                          
   254                          ; Multiplier and MAC (Multiply/Accumulate) Unit
   255  0000                    MUL_X:        equ E8h          ; Multiplier X Register (write)            (W)
   256  0000                    MUL_Y:        equ E9h          ; Multiplier Y Register (write)            (W)
   257  0000                    MUL_DH:       equ EAh          ; Multiplier Result Data (high byte read)  (R)
   258  0000                    MUL_DL:       equ EBh          ; Multiplier Result Data ( low byte read)  (R)
   259  0000                    MAC_X:        equ ECh          ; write = MAC X register [also see ACC_DR1]
   260  0000                    ACC_DR1:      equ MAC_X        ; read =  MAC Accumulator, byte 1          (RW)
   261  0000                    MAC_Y:        equ EDh          ; write = MAC Y register [also see ACC_DR0]
   262  0000                    ACC_DR0:      equ MAC_Y        ; read =  MAC Accumulator, byte 0          (RW)
   263  0000                    MAC_CL0:      equ EEh          ; write = MAC Clear Accum [also see ACC_DR3]
   264  0000                    ACC_DR3:      equ MAC_CL0      ; read =  MAC Accumulator, byte 3          (RW)
   265  0000                    MAC_CL1:      equ EFh          ; write = MAC Clear Accum [also see ACC_DR2]
   266  0000                    ACC_DR2:      equ MAC_CL1      ; read =  MAC Accumulator, byte 2          (RW)
   267                          
   268                          ;------------------------------------------------------
   269                          ;  System Status and Control Registers
   270                          ;
   271                          ;  Note: The following registers are mapped into both
   272                          ;        register bank 0 AND register bank 1.
   273                          ;------------------------------------------------------
   274  0000                    CPU_F:        equ F7h          ; CPU Flag Register Access                 (RO)
   275                                                             ; Use FLAG_ masks defined at top of file
   276                          
   277  0000                    CPU_SCR1:     equ FEh          ; CPU Status and Control Register #1       (#)
   278  0000                    CPU_SCR1_SLIMO:         equ 10h	   ; MASK: Slow IMO (internal main osc) enable
   279  0000                    CPU_SCR1_IRESS:         equ 80h    ; MASK: flag, Internal Reset Status bit
   280  0000                    CPU_SCR1_ECO_ALWD_WR:   equ 08h    ; MASK: flag, ECO allowed has been written
   281  0000                    CPU_SCR1_ECO_ALLOWED:   equ 04h    ; MASK: ECO allowed to be enabled
   282  0000                    CPU_SCR1_IRAMDIS:       equ 01h    ; MASK: Disable RAM initialization on WDR
   283                          
   284  0000                    CPU_SCR0:     equ FFh          ; CPU Status and Control Register #2       (#)
   285  0000                    CPU_SCR0_GIE_MASK:      equ 80h    ; MASK: Global Interrupt Enable shadow
   286  0000                    CPU_SCR0_WDRS_MASK:     equ 20h    ; MASK: Watch Dog Timer Reset
   287  0000                    CPU_SCR0_PORS_MASK:     equ 10h    ; MASK: power-on reset bit PORS
   288  0000                    CPU_SCR0_SLEEP_MASK:    equ 08h    ; MASK: Enable Sleep
   289  0000                    CPU_SCR0_STOP_MASK:     equ 01h    ; MASK: Halt CPU bit
   290                          
   291                          
   292                          ;;=============================================================================
   293                          ;;      Register Space, Bank 1
   294                          ;;=============================================================================
   295                          
   296                          ;------------------------------------------------
   297                          ;  Port Registers
   298                          ;  Note: Also see this address range in Bank 0.
   299                          ;------------------------------------------------
   300                          ; Port 0
   301  0000                    PRT0DM0:      equ 00h          ; Port 0 Drive Mode 0                      (RW)
   302  0000                    PRT0DM1:      equ 01h          ; Port 0 Drive Mode 1                      (RW)
   303  0000                    PRT0IC0:      equ 02h          ; Port 0 Interrupt Control 0               (RW)
   304  0000                    PRT0IC1:      equ 03h          ; Port 0 Interrupt Control 1               (RW)
   305                          
   306                          ; Port 1
   307  0000                    PRT1DM0:      equ 04h          ; Port 1 Drive Mode 0                      (RW)
   308  0000                    PRT1DM1:      equ 05h          ; Port 1 Drive Mode 1                      (RW)
   309  0000                    PRT1IC0:      equ 06h          ; Port 1 Interrupt Control 0               (RW)
   310  0000                    PRT1IC1:      equ 07h          ; Port 1 Interrupt Control 1               (RW)
   311                          
   312                          ; Port 2
   313  0000                    PRT2DM0:      equ 08h          ; Port 2 Drive Mode 0                      (RW)
   314  0000                    PRT2DM1:      equ 09h          ; Port 2 Drive Mode 1                      (RW)
   315  0000                    PRT2IC0:      equ 0Ah          ; Port 2 Interrupt Control 0               (RW)
   316  0000                    PRT2IC1:      equ 0Bh          ; Port 2 Interrupt Control 1               (RW)
   317                          
   318                          ; Port 3
   319  0000                    PRT3DM0:      equ 0Ch          ; Port 3 Drive Mode 0                      (RW)
   320  0000                    PRT3DM1:      equ 0Dh          ; Port 3 Drive Mode 1                      (RW)
   321  0000                    PRT3IC0:      equ 0Eh          ; Port 3 Interrupt Control 0               (RW)
   322  0000                    PRT3IC1:      equ 0Fh          ; Port 3 Interrupt Control 1               (RW)
   323                          ;------------------------------------------------
   324                          ;  Digital PSoC(tm) block Registers
   325                          ;  Note: Also see this address range in Bank 0.
   326                          ;------------------------------------------------
   327                          
   328                          ; Digital PSoC block 00, Basic Type B

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -