iop310_misc.c
来自「eCos操作系统源码」· C语言 代码 · 共 1,006 行 · 第 1/3 页
C
1,006 行
//==========================================================================//// iop310_misc.c//// HAL misc board support code for XScale IOP310////==========================================================================//####ECOSGPLCOPYRIGHTBEGIN####// -------------------------------------------// This file is part of eCos, the Embedded Configurable Operating System.// Copyright (C) 1998, 1999, 2000, 2001, 2002 Red Hat, Inc.// Copyright (C) 2002 Gary Thomas//// eCos is free software; you can redistribute it and/or modify it under// the terms of the GNU General Public License as published by the Free// Software Foundation; either version 2 or (at your option) any later version.//// eCos is distributed in the hope that it will be useful, but WITHOUT ANY// WARRANTY; without even the implied warranty of MERCHANTABILITY or// FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License// for more details.//// You should have received a copy of the GNU General Public License along// with eCos; if not, write to the Free Software Foundation, Inc.,// 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA.//// As a special exception, if other files instantiate templates or use macros// or inline functions from this file, or you compile this file and link it// with other works to produce a work based on this file, this file does not// by itself cause the resulting work to be covered by the GNU General Public// License. However the source code for this file must still be made available// in accordance with section (3) of the GNU General Public License.//// This exception does not invalidate any other reasons why a work based on// this file might be covered by the GNU General Public License.//// Alternative licenses for eCos may be arranged by contacting Red Hat, Inc.// at http://sources.redhat.com/ecos/ecos-license/// -------------------------------------------//####ECOSGPLCOPYRIGHTEND####//==========================================================================//#####DESCRIPTIONBEGIN####//// Author(s): msalter// Contributors: msalter, gthomas// Date: 2000-10-10// Purpose: HAL board support// Description: Implementations of HAL board interfaces////####DESCRIPTIONEND####////========================================================================*/#include <pkgconf/hal.h>#include <pkgconf/system.h>#include CYGBLD_HAL_PLATFORM_H#include CYGHWR_MEMORY_LAYOUT_H#include <cyg/infra/cyg_type.h> // base types#include <cyg/infra/cyg_trac.h> // tracing macros#include <cyg/infra/cyg_ass.h> // assertion macros#include <cyg/hal/hal_io.h> // IO macros#include <cyg/hal/hal_stub.h> // Stub macros#include <cyg/hal/hal_if.h> // calling interface API#include <cyg/hal/hal_arch.h> // Register state info#include <cyg/hal/hal_diag.h>#include <cyg/hal/hal_intr.h> // Interrupt names#include <cyg/hal/hal_cache.h>#include <cyg/hal/hal_iop310.h> // Hardware definitions#include <cyg/infra/diag.h> // diag_printf#include <cyg/hal/drv_api.h> // CYG_ISR_HANDLEDstatic cyg_uint32 nfiq_ISR(cyg_vector_t vector, cyg_addrword_t data);static cyg_uint32 nirq_ISR(cyg_vector_t vector, cyg_addrword_t data);static cyg_uint32 nmi_mcu_ISR(cyg_vector_t vector, cyg_addrword_t data);static cyg_uint32 nmi_patu_ISR(cyg_vector_t vector, cyg_addrword_t data);static cyg_uint32 nmi_satu_ISR(cyg_vector_t vector, cyg_addrword_t data);static cyg_uint32 nmi_pb_ISR(cyg_vector_t vector, cyg_addrword_t data);static cyg_uint32 nmi_sb_ISR(cyg_vector_t vector, cyg_addrword_t data);// Some initialization has already been done before we get here.//// Set up the interrupt environment.// Set up the MMU so that we can use caches.// Enable caches.// - All done!void hal_hardware_init(void){ hal_xscale_core_init(); // Route INTA-INTD to IRQ pin // The Yavapai manual is incorrect in that a '1' value // routes to the IRQ line, not a '0' value. *PIRSR_REG = 0x0f; // Disable all interrupt sources: *IIMR_REG = 0x7f; *OIMR_REG = 0x7f; // don't mask INTD which is really xint3 // Let the platform do any specific initializations hal_plf_hardware_init(); // Mask off all interrupts via xint3 *X3MASK_REG = 0x1F; // Let the timer run at a default rate (for delays) hal_clock_initialize(CYGNUM_HAL_RTC_PERIOD); // Set up eCos/ROM interfaces hal_if_init(); // attach some builtin interrupt handlers HAL_INTERRUPT_ATTACH (CYGNUM_HAL_INTERRUPT_NIRQ, &nirq_ISR, CYGNUM_HAL_INTERRUPT_NIRQ, 0); HAL_INTERRUPT_UNMASK (CYGNUM_HAL_INTERRUPT_NIRQ); HAL_INTERRUPT_ATTACH (CYGNUM_HAL_INTERRUPT_NFIQ, &nfiq_ISR, CYGNUM_HAL_INTERRUPT_NFIQ, 0); HAL_INTERRUPT_UNMASK (CYGNUM_HAL_INTERRUPT_NFIQ); HAL_INTERRUPT_ATTACH (CYGNUM_HAL_INTERRUPT_MCU_ERR, &nmi_mcu_ISR, CYGNUM_HAL_INTERRUPT_MCU_ERR, 0); HAL_INTERRUPT_UNMASK (CYGNUM_HAL_INTERRUPT_MCU_ERR); HAL_INTERRUPT_ATTACH (CYGNUM_HAL_INTERRUPT_PATU_ERR, &nmi_patu_ISR, CYGNUM_HAL_INTERRUPT_PATU_ERR, 0); HAL_INTERRUPT_UNMASK (CYGNUM_HAL_INTERRUPT_PATU_ERR); HAL_INTERRUPT_ATTACH (CYGNUM_HAL_INTERRUPT_SATU_ERR, &nmi_satu_ISR, CYGNUM_HAL_INTERRUPT_SATU_ERR, 0); HAL_INTERRUPT_UNMASK (CYGNUM_HAL_INTERRUPT_SATU_ERR); HAL_INTERRUPT_ATTACH (CYGNUM_HAL_INTERRUPT_PBDG_ERR, &nmi_pb_ISR, CYGNUM_HAL_INTERRUPT_PBDG_ERR, 0); HAL_INTERRUPT_UNMASK (CYGNUM_HAL_INTERRUPT_PBDG_ERR); HAL_INTERRUPT_ATTACH (CYGNUM_HAL_INTERRUPT_SBDG_ERR, &nmi_sb_ISR, CYGNUM_HAL_INTERRUPT_SBDG_ERR, 0); HAL_INTERRUPT_UNMASK (CYGNUM_HAL_INTERRUPT_SBDG_ERR);#if 0 // Enable FIQ { unsigned rtmp = 0; asm volatile ("mrs %0,cpsr\n" "bic %0,%0,#0x40\n" "msr cpsr,%0\n" : "=r"(rtmp) : ); }#endif // Enable caches HAL_DCACHE_ENABLE(); HAL_ICACHE_ENABLE();}/*------------------------------------------------------------------------*///// Memory layout//externC cyg_uint8 *hal_arm_mem_real_region_top( cyg_uint8 *regionend ){ CYG_ASSERT( hal_dram_size > 0, "Didn't detect DRAM size!" ); CYG_ASSERT( hal_dram_size <= 512<<20, "More than 512MB reported - that can't be right" ); // is it the "normal" end of the DRAM region? If so, it should be // replaced by the real size if ( regionend == ((cyg_uint8 *)CYGMEM_REGION_ram + CYGMEM_REGION_ram_SIZE) ) { regionend = (cyg_uint8 *)CYGMEM_REGION_ram + hal_dram_size; } return regionend;} // hal_arm_mem_real_region_top()// -------------------------------------------------------------------------// Clock can come from the PMU or from an external timer.// The external timer is the preferred choice.#if CYGNUM_HAL_INTERRUPT_RTC == CYGNUM_HAL_INTERRUPT_PMU_CCNT_OVFL// Proper version that uses the clock counter in the PMU to do proper// interrupts that require acknowledgement and all that good stuff.static cyg_uint32 hal_clock_init_period; // The START value, it counts upvoid hal_clock_initialize(cyg_uint32 period){ // event types both zero; clear all 3 interrupts; // disable all 3 counter interrupts; // CCNT counts every processor cycle; reset all counters; // enable PMU. register cyg_uint32 init = 0x00000707; asm volatile ( "mcr p14,0,%0,c0,c0,0;" // write into PMNC : : "r"(init) /*:*/ ); // the CCNT in the PMU counts *up* then interrupts at overflow // ie. at 0x1_0000_0000 as it were. // So init to 0xffffffff - period + 1 to get the right answer. period = (~period) + 1; hal_clock_init_period = period; hal_clock_reset( 0, 0 );}// This routine is called during a clock interrupt.// (before acknowledging the interrupt)void hal_clock_reset(cyg_uint32 vector, cyg_uint32 period){ asm volatile ( "mrc p14,0,r0,c1,c0,0;" // read from CCNT - how long since OVFL "add %0, %0, r0;" // synchronize with previous overflow "mcr p14,0,%0,c1,c0,0;" // write into CCNT : : "r"(hal_clock_init_period) : "r0" );}// Read the current value of the clock, returning the number of hardware// "ticks" that have occurred (i.e. how far away the current value is from// the start)void hal_clock_read(cyg_uint32 *pvalue){ register cyg_uint32 now; asm volatile ( "mrc p14,0,%0,c1,c0,0;" // read from CCNT : "=r"(now) : /*:*/ ); *pvalue = now - hal_clock_init_period;}// Delay for some usecs.void hal_delay_us(cyg_uint32 delay){ int i; // the loop is going to take 3 ticks. At 600 MHz, to give uS, multiply // by 600/3 = 200. No volatile is needed on i; gcc recognizes delay // loops and does NOT elide them. for ( i = 200 * delay; i ; i--) ;}#else // external timerstatic cyg_uint32 _period;void hal_clock_initialize(cyg_uint32 period){ _period = period; // disable timer EXT_TIMER_INT_DISAB(); EXT_TIMER_CNT_DISAB(); *TIMER_LA0_REG_ADDR = period; *TIMER_LA1_REG_ADDR = period >> 8; *TIMER_LA2_REG_ADDR = period >> 16; EXT_TIMER_INT_ENAB(); EXT_TIMER_CNT_ENAB();}// Dynamically set the timer interrupt rate.// Not for eCos application use at all, just special GPROF code in RedBoot.voidhal_clock_reinitialize( int *pfreq, /* inout */ unsigned int *pperiod, /* inout */ unsigned int old_hz ) /* in */{ unsigned int newp = 0, period, i = 0; int hz; int do_set_hw;// Arbitrary choice somewhat - so the CPU can make// progress with the clock set like this, we hope.#define MIN_TICKS (500)#define MAX_TICKS (0xffffff) // 24-bit timer if ( ! pfreq || ! pperiod ) return; // we cannot even report a problem! hz = *pfreq; period = *pperiod;// Requested HZ:// 0 => tell me the current value (no change, implemented in caller)// - 1 => tell me the slowest (no change)// - 2 => tell me the default (no change, implemented in caller)// -nnn => tell me what you would choose for nnn (no change)// MIN_INT => tell me the fastest (no change)// // 1 => tell me the slowest (sets the clock)// MAX_INT => tell me the fastest (sets the clock) do_set_hw = (hz > 0); if ( hz < 0 ) hz = -hz; // Be paranoid about bad args, and very defensive about underflows if ( 0 < hz && 0 < period && 0 < old_hz ) { newp = period * old_hz / (unsigned)hz; if ( newp < MIN_TICKS ) { newp = MIN_TICKS; // recalculate to get the exact delay for this integral hz // and hunt hz down to an acceptable value if necessary i = period * old_hz / newp; if ( i ) do { newp = period * old_hz / i; i--; } while (newp < MIN_TICKS && i); } else if ( newp > MAX_TICKS ) { newp = MAX_TICKS; // recalculate to get the exact delay for this integral hz // and hunt hz up to an acceptable value if necessary i = period * old_hz / newp; if ( i ) do { newp = period * old_hz / i; i++; } while (newp > MAX_TICKS && i); } // Recalculate the actual value installed. i = period * old_hz / newp; }
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?