variant.inc
来自「eCos操作系统源码」· INC 代码 · 共 170 行
INC
170 行
#ifndef CYGONCE_HAL_VARIANT_INC#define CYGONCE_HAL_VARIANT_INC##=============================================================================#### variant.inc#### TX49 family assembler header file####=============================================================================#####ECOSGPLCOPYRIGHTBEGIN###### -------------------------------------------## This file is part of eCos, the Embedded Configurable Operating System.## Copyright (C) 1998, 1999, 2000, 2001, 2002 Red Hat, Inc.#### eCos is free software; you can redistribute it and/or modify it under## the terms of the GNU General Public License as published by the Free## Software Foundation; either version 2 or (at your option) any later version.#### eCos is distributed in the hope that it will be useful, but WITHOUT ANY## WARRANTY; without even the implied warranty of MERCHANTABILITY or## FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License## for more details.#### You should have received a copy of the GNU General Public License along## with eCos; if not, write to the Free Software Foundation, Inc.,## 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA.#### As a special exception, if other files instantiate templates or use macros## or inline functions from this file, or you compile this file and link it## with other works to produce a work based on this file, this file does not## by itself cause the resulting work to be covered by the GNU General Public## License. However the source code for this file must still be made available## in accordance with section (3) of the GNU General Public License.#### This exception does not invalidate any other reasons why a work based on## this file might be covered by the GNU General Public License.#### Alternative licenses for eCos may be arranged by contacting Red Hat, Inc.## at http://sources.redhat.com/ecos/ecos-license/## -------------------------------------------#####ECOSGPLCOPYRIGHTEND######=============================================================================#######DESCRIPTIONBEGIN######## Author(s): nickg## Contributors:nickg, jskov## Date: 2000-05-10## Purpose: TX49 family definitions.## Description: This file contains various definitions and macros that are## useful for writing assembly code for the TX49 CPU family.## Usage:## #include <cyg/hal/variant.inc>## ...## ########DESCRIPTIONEND########=============================================================================#include <pkgconf/hal.h> #include <cyg/hal/platform.inc>##-----------------------------------------------------------------------------## Define CPU variant for architecture HAL. #define CYG_HAL_MIPS_R4900#------------------------------------------------------------------------------# Set up initial value for config register. Sets endian mode and# enable the cache on kseg0.#if defined(CYGPKG_HAL_MIPS_MSBFIRST)# define INITIAL_CONFIG0 0x00008000#elif defined(CYGPKG_HAL_MIPS_LSBFIRST)# define INITIAL_CONFIG0 0x00000000#else# error MIPS endianness not set by configuration#endif#------------------------------------------------------------------------------# Set up initial value for FPU FCR31 register. We set the FS bit to flush# denormalized results to zero and enable div-by-zero exceptions.#ifndef CYG_HAL_MIPS_FCSR_INIT#define CYG_HAL_MIPS_FCSR_INIT 0x01000400#endif#------------------------------------------------------------------------------# Cache macros. #ifndef CYGPKG_HAL_MIPS_CACHE_DEFINED .macro hal_cache_init mfc0 v0,config0 # disable caches, but allow caching nop # on kseg0 so cache macros can just nop # fiddle ICE/IDE later on. la v1,0xfffffff8 and v0,v0,v1 ori v0,v0,3 # kseg0 is writeback cache enabled lui v1,3 or v0,v0,v1 # set ICE&IDE (disables caches) mtc0 v0,config0 nop nop nop .set mips3 # Set ISA to MIPS 3 to allow cache insns # Now ensure the caches are invalidated. The caches are NOT cleared or # invalidated on non-power-up resets and may come up in a random state # on power-up. Hence they may contain stale or randomly bogus data. # Here we use the index-store-tag cache operation to clear all the # cache tags and states to zero. This will render them all invalid on # the TX49. # D-cache: la t0,0x80000000 ori t1,t0,0x80001: mtc0 zero,$28 mtc0 zero,$29 cache 0x09,0(t0) cache 0x09,1(t0) cache 0x09,2(t0) cache 0x09,3(t0) addi t0,t0,0x20 sub v0,t1,t0 bgez v0,1b nop # delay slot # I-cache: la a0,0x80000000 ori a1,a0,0x80001: mtc0 zero,$28 mtc0 zero,$29 cache 0x08,0(a0) cache 0x08,1(a0) cache 0x08,2(a0) cache 0x08,3(a0) addi a0,a0,0x20 sub v0,a1,a0 bgez v0,1b nop # delay slot .set mips0 # reset ISA to default # Now enable caches mfc0 v0,config0 nop nop la v1,0xfffcffff # clear ICE&IDE (enables caches) and v0,v0,v1 mtc0 v0,config0 nop nop nop .endm#define CYGPKG_HAL_MIPS_CACHE_DEFINED#endif #------------------------------------------------------------------------------#endif // ifndef CYGONCE_HAL_VARIANT_INC# end of variant.inc
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?