📄 compare.map.qmsg
字号:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" { } { } 3 0 "*******************************************************************" 0 0}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Analysis & Synthesis Quartus II " "Info: Running Quartus II Analysis & Synthesis" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 6.0 Build 178 04/27/2006 SJ Full Version " "Info: Version 6.0 Build 178 04/27/2006 SJ Full Version" { } { } 0 0 "%1!s!" 0 0} { "Info" "IQEXE_START_BANNER_TIME" "Tue Dec 16 20:02:37 2008 " "Info: Processing started: Tue Dec 16 20:02:37 2008" { } { } 0 0 "Processing started: %1!s!" 0 0} } { } 4 0 "Running %2!s! %1!s!" 0 0}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_map --read_settings_files=on --write_settings_files=off compare -c compare " "Info: Command: quartus_map --read_settings_files=on --write_settings_files=off compare -c compare" { } { } 0 0 "Command: %1!s!" 0 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "compare.vhd 2 1 " "Info: Found 2 design units, including 1 entities, in source file compare.vhd" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 compare-behave " "Info: Found design unit 1: compare-behave" { } { { "compare.vhd" "" { Text "C:/Documents and Settings/user/桌面/suo/compare.vhd" 10 -1 0 } } } 0 0 "Found design unit %1!d!: %2!s!" 0 0} { "Info" "ISGN_ENTITY_NAME" "1 compare " "Info: Found entity 1: compare" { } { { "compare.vhd" "" { Text "C:/Documents and Settings/user/桌面/suo/compare.vhd" 4 -1 0 } } } 0 0 "Found entity %1!d!: %2!s!" 0 0} } { } 0 0 "Found %2!d! design units, including %3!d! entities, in source file %1!s!" 0 0}
{ "Info" "ISGN_START_ELABORATION_TOP" "compare " "Info: Elaborating entity \"compare\" for the top level hierarchy" { } { } 0 0 "Elaborating entity \"%1!s!\" for the top level hierarchy" 0 0}
{ "Warning" "WVRFX_VHDL_SHOULD_BE_ON_THE_PROCESSES_SENSITIVITY_LIST" "ok compare.vhd(26) " "Warning (10492): VHDL Process Statement warning at compare.vhd(26): signal \"ok\" is read inside the Process Statement but isn't in the Process Statement's sensivitity list" { } { { "compare.vhd" "" { Text "C:/Documents and Settings/user/桌面/suo/compare.vhd" 26 0 0 } } } 0 10492 "VHDL Process Statement warning at %2!s!: signal \"%1!s!\" is read inside the Process Statement but isn't in the Process Statement's sensivitity list" 0 0}
{ "Warning" "WVRFX_VHDL_ID_IN_COMB_PROCESS_HOLDS_VALUE" "f0 compare.vhd(15) " "Warning (10631): VHDL Process Statement warning at compare.vhd(15): inferring latch(es) for signal or variable \"f0\", which holds its previous value in one or more paths through the process" { } { { "compare.vhd" "" { Text "C:/Documents and Settings/user/桌面/suo/compare.vhd" 15 0 0 } } } 0 10631 "VHDL Process Statement warning at %2!s!: inferring latch(es) for signal or variable \"%1!s!\", which holds its previous value in one or more paths through the process" 0 0}
{ "Info" "IVRFX_VRFC_LATCH_INFERRED" "f0\[0\] compare.vhd(15) " "Info (10041): Verilog HDL or VHDL info at compare.vhd(15): inferred latch for \"f0\[0\]\"" { } { { "compare.vhd" "" { Text "C:/Documents and Settings/user/桌面/suo/compare.vhd" 15 0 0 } } } 0 10041 "Verilog HDL or VHDL info at %2!s!: inferred latch for \"%1!s!\"" 0 0}
{ "Info" "IVRFX_VRFC_LATCH_INFERRED" "f0\[1\] compare.vhd(15) " "Info (10041): Verilog HDL or VHDL info at compare.vhd(15): inferred latch for \"f0\[1\]\"" { } { { "compare.vhd" "" { Text "C:/Documents and Settings/user/桌面/suo/compare.vhd" 15 0 0 } } } 0 10041 "Verilog HDL or VHDL info at %2!s!: inferred latch for \"%1!s!\"" 0 0}
{ "Info" "IVRFX_VRFC_LATCH_INFERRED" "f0\[2\] compare.vhd(15) " "Info (10041): Verilog HDL or VHDL info at compare.vhd(15): inferred latch for \"f0\[2\]\"" { } { { "compare.vhd" "" { Text "C:/Documents and Settings/user/桌面/suo/compare.vhd" 15 0 0 } } } 0 10041 "Verilog HDL or VHDL info at %2!s!: inferred latch for \"%1!s!\"" 0 0}
{ "Info" "IVRFX_VRFC_LATCH_INFERRED" "f0\[3\] compare.vhd(15) " "Info (10041): Verilog HDL or VHDL info at compare.vhd(15): inferred latch for \"f0\[3\]\"" { } { { "compare.vhd" "" { Text "C:/Documents and Settings/user/桌面/suo/compare.vhd" 15 0 0 } } } 0 10041 "Verilog HDL or VHDL info at %2!s!: inferred latch for \"%1!s!\"" 0 0}
{ "Info" "IVRFX_VRFC_LATCH_INFERRED" "f0\[4\] compare.vhd(15) " "Info (10041): Verilog HDL or VHDL info at compare.vhd(15): inferred latch for \"f0\[4\]\"" { } { { "compare.vhd" "" { Text "C:/Documents and Settings/user/桌面/suo/compare.vhd" 15 0 0 } } } 0 10041 "Verilog HDL or VHDL info at %2!s!: inferred latch for \"%1!s!\"" 0 0}
{ "Info" "IVRFX_VRFC_LATCH_INFERRED" "f0\[5\] compare.vhd(15) " "Info (10041): Verilog HDL or VHDL info at compare.vhd(15): inferred latch for \"f0\[5\]\"" { } { { "compare.vhd" "" { Text "C:/Documents and Settings/user/桌面/suo/compare.vhd" 15 0 0 } } } 0 10041 "Verilog HDL or VHDL info at %2!s!: inferred latch for \"%1!s!\"" 0 0}
{ "Info" "ISCL_SCL_TM_SUMMARY" "31 " "Info: Implemented 31 device resources after synthesis - the final resource count might be different" { { "Info" "ISCL_SCL_TM_IPINS" "14 " "Info: Implemented 14 input pins" { } { } 0 0 "Implemented %1!d! input pins" 0 0} { "Info" "ISCL_SCL_TM_OPINS" "7 " "Info: Implemented 7 output pins" { } { } 0 0 "Implemented %1!d! output pins" 0 0} { "Info" "ISCL_SCL_TM_LCELLS" "10 " "Info: Implemented 10 logic cells" { } { } 0 0 "Implemented %1!d! logic cells" 0 0} } { } 0 0 "Implemented %1!d! device resources after synthesis - the final resource count might be different" 0 0}
{ "Info" "IQEXE_ERROR_COUNT" "Analysis & Synthesis 0 s 2 s Quartus II " "Info: Quartus II Analysis & Synthesis was successful. 0 errors, 2 warnings" { { "Info" "IQEXE_END_BANNER_TIME" "Tue Dec 16 20:02:39 2008 " "Info: Processing ended: Tue Dec 16 20:02:39 2008" { } { } 0 0 "Processing ended: %1!s!" 0 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:02 " "Info: Elapsed time: 00:00:02" { } { } 0 0 "Elapsed time: %1!s!" 0 0} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0}
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -