⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 my_dqs_bb.v

📁 altera FPGA/CPLD高级篇(VHDL源代码)
💻 V
字号:
// megafunction wizard: %ALTDQS%VBB%
// GENERATION: STANDARD
// VERSION: WM1.0
// MODULE: altdqs 

// ============================================================
// File Name: MY_DQS.v
// Megafunction Name(s):
// 			altdqs
// ============================================================
// ************************************************************
// THIS IS A WIZARD-GENERATED FILE. DO NOT EDIT THIS FILE!
//
// 4.1 Build 207 08/26/2004 SP 1 SJ Full Version
// ************************************************************

//Copyright (C) 1991-2004 Altera Corporation
//Any  megafunction  design,  and related netlist (encrypted  or  decrypted),
//support information,  device programming or simulation file,  and any other
//associated  documentation or information  provided by  Altera  or a partner
//under  Altera's   Megafunction   Partnership   Program  may  be  used  only
//to program  PLD  devices (but not masked  PLD  devices) from  Altera.   Any
//other  use  of such  megafunction  design,  netlist,  support  information,
//device programming or simulation file,  or any other  related documentation
//or information  is prohibited  for  any  other purpose,  including, but not
//limited to  modification,  reverse engineering,  de-compiling, or use  with
//any other  silicon devices,  unless such use is  explicitly  licensed under
//a separate agreement with  Altera  or a megafunction partner.  Title to the
//intellectual property,  including patents,  copyrights,  trademarks,  trade
//secrets,  or maskworks,  embodied in any such megafunction design, netlist,
//support  information,  device programming or simulation file,  or any other
//related documentation or information provided by  Altera  or a megafunction
//partner, remains with Altera, the megafunction partner, or their respective
//licensors. No other licenses, including any licenses needed under any third
//party's intellectual property, are provided herein.

module MY_DQS (
	outclk,
	oe,
	dqs_datain_h,
	inclk,
	dqs_datain_l,
	dqs_padio,
	dqinclk,
	dqsundelayedout)/* synthesis synthesis_clearbox = 1 */;

	input	  outclk;
	input	  oe;
	input	[0:0]  dqs_datain_h;
	input	  inclk;
	input	[0:0]  dqs_datain_l;
	inout	[0:0]  dqs_padio;
	output	[0:0]  dqinclk;
	output	[0:0]  dqsundelayedout;

endmodule

// ============================================================
// CNX file retrieval info
// ============================================================
// Retrieval info: PRIVATE: ALTDQS_INPUT_FREQUENCY_COMBO STRING "150"
// Retrieval info: PRIVATE: ALTDQS_SIM_VALID_LOCK_EDIT STRING "1"
// Retrieval info: PRIVATE: ALTDQS_OE_REGISTER_MODE_CHECK STRING "1"
// Retrieval info: PRIVATE: DLL_STATIC_OFFSET NUMERIC "0"
// Retrieval info: PRIVATE: OE_ASYNC_RESET NUMERIC "2"
// Retrieval info: PRIVATE: DLL_DELAY_CHAIN_LENGTH NUMERIC "12"
// Retrieval info: PRIVATE: DLL_OFFSETCTRL_MODE NUMERIC "3"
// Retrieval info: PRIVATE: JITTER_REDUCTION_CHECK STRING "0"
// Retrieval info: PRIVATE: DQSB_MODE NUMERIC "0"
// Retrieval info: PRIVATE: OE_POWER_UP_HIGH STRING "0"
// Retrieval info: PRIVATE: DLL_DELAYCTRL_MODE NUMERIC "0"
// Retrieval info: PRIVATE: CYCLONEII_INPUT_FREQUENCY_UNIT STRING "MHz"
// Retrieval info: PRIVATE: INTENDED_DEVICE_FAMILY STRING "Stratix"
// Retrieval info: PRIVATE: IDEAL_PHASE_SHIFT STRING "90.00"
// Retrieval info: PRIVATE: ALTDQS_SIM_INVALID_LOCK_EDIT STRING "10000"
// Retrieval info: PRIVATE: ALTDQS_CREATE_OE_CHECK STRING "1"
// Retrieval info: PRIVATE: GATED_DQS NUMERIC "0"
// Retrieval info: PRIVATE: CYCLONEII_DELAY_IN_PS_UNIT STRING "ps"
// Retrieval info: PRIVATE: PREV_DLL_OFFSETCTRL_MODE NUMERIC "0"
// Retrieval info: PRIVATE: ALTDQS_EXTEND_OE_DISABLE_CHECK STRING "1"
// Retrieval info: PRIVATE: DLL_PHASE_SHIFT STRING "90"
// Retrieval info: PRIVATE: DELAY_BUFFER_MODE STRING "0"
// Retrieval info: PRIVATE: ALTDQS_NUMBER_OF_DQS_COMBO STRING "1"
// Retrieval info: PRIVATE: OUTPUT_POWER_UP_HIGH STRING "0"
// Retrieval info: PRIVATE: OUTPUT_ASYNC_RESET NUMERIC "2"
// Retrieval info: PRIVATE: CTRL_LATCHES_ENABLE_CHECK STRING "1"
// Retrieval info: PRIVATE: OE_SYNC_RESET NUMERIC "2"
// Retrieval info: PRIVATE: ALTDQS_INPUT_FREQUENCY_UNIT_COMBO STRING "MHz"
// Retrieval info: PRIVATE: FREQUENCY_MODE NUMERIC "0"
// Retrieval info: PRIVATE: CYCLONEII_INPUT_FREQUENCY STRING "133.332"
// Retrieval info: PRIVATE: EDGE_DETECT_ENABLE_CHECK STRING "0"
// Retrieval info: PRIVATE: OUTPUT_SYNC_RESET NUMERIC "2"
// Retrieval info: CONSTANT: DQS_OE_ASYNC_RESET STRING "NONE"
// Retrieval info: CONSTANT: TIE_OFF_DQS_OUTPUT_CLOCK_ENABLE STRING "FALSE"
// Retrieval info: CONSTANT: DQS_OUTPUT_POWER_UP STRING "LOW"
// Retrieval info: CONSTANT: SIM_INVALID_LOCK NUMERIC "10000"
// Retrieval info: CONSTANT: DQS_OE_REGISTER_MODE STRING "REGISTER"
// Retrieval info: CONSTANT: DQS_OE_POWER_UP STRING "LOW"
// Retrieval info: CONSTANT: DQS_OUTPUT_ASYNC_RESET STRING "NONE"
// Retrieval info: CONSTANT: DLL_DELAY_CHAIN_LENGTH NUMERIC "12"
// Retrieval info: CONSTANT: TIE_OFF_DQS_OE_CLOCK_ENABLE STRING "FALSE"
// Retrieval info: CONSTANT: SIM_VALID_LOCK NUMERIC "1"
// Retrieval info: CONSTANT: INTENDED_DEVICE_FAMILY STRING "Stratix"
// Retrieval info: CONSTANT: DQS_OE_SYNC_RESET STRING "NONE"
// Retrieval info: CONSTANT: NUMBER_OF_DQS NUMERIC "1"
// Retrieval info: CONSTANT: DLL_PHASE_SHIFT STRING "90"
// Retrieval info: CONSTANT: DQS_OUTPUT_SYNC_RESET STRING "NONE"
// Retrieval info: CONSTANT: INPUT_FREQUENCY STRING "6666ps"
// Retrieval info: CONSTANT: EXTEND_OE_DISABLE STRING "TRUE"
// Retrieval info: USED_PORT: outclk 0 0 0 0 INPUT NODEFVAL "outclk"
// Retrieval info: USED_PORT: dqs_padio 0 0 1 0 BIDIR NODEFVAL "dqs_padio[0..0]"
// Retrieval info: USED_PORT: oe 0 0 0 0 INPUT NODEFVAL "oe"
// Retrieval info: USED_PORT: dqs_datain_h 0 0 1 0 INPUT NODEFVAL "dqs_datain_h[0..0]"
// Retrieval info: USED_PORT: inclk 0 0 0 0 INPUT NODEFVAL "inclk"
// Retrieval info: USED_PORT: dqs_datain_l 0 0 1 0 INPUT NODEFVAL "dqs_datain_l[0..0]"
// Retrieval info: USED_PORT: dqinclk 0 0 1 0 OUTPUT NODEFVAL "dqinclk[0..0]"
// Retrieval info: USED_PORT: dqsundelayedout 0 0 1 0 OUTPUT NODEFVAL "dqsundelayedout[0..0]"
// Retrieval info: CONNECT: @outclkena 0 0 0 0 VCC 0 0 0 0
// Retrieval info: CONNECT: @dqs_datain_h 0 0 1 0 dqs_datain_h 0 0 1 0
// Retrieval info: CONNECT: @inclk 0 0 0 0 inclk 0 0 0 0
// Retrieval info: CONNECT: @oe 0 0 0 0 oe 0 0 0 0
// Retrieval info: CONNECT: @outclk 0 0 0 0 outclk 0 0 0 0
// Retrieval info: CONNECT: dqsundelayedout 0 0 1 0 @dqsundelayedout 0 0 1 0
// Retrieval info: CONNECT: @dqs_datain_l 0 0 1 0 dqs_datain_l 0 0 1 0
// Retrieval info: CONNECT: dqs_padio 0 0 1 0 @dqs_padio 0 0 1 0
// Retrieval info: CONNECT: dqinclk 0 0 1 0 @dqinclk 0 0 1 0
// Retrieval info: GEN_FILE: TYPE_NORMAL MY_DQS.v TRUE FALSE
// Retrieval info: GEN_FILE: TYPE_NORMAL MY_DQS.inc FALSE FALSE
// Retrieval info: GEN_FILE: TYPE_NORMAL MY_DQS.cmp FALSE FALSE
// Retrieval info: GEN_FILE: TYPE_NORMAL MY_DQS.bsf TRUE FALSE
// Retrieval info: GEN_FILE: TYPE_NORMAL MY_DQS_inst.v TRUE FALSE
// Retrieval info: GEN_FILE: TYPE_NORMAL MY_DQS_bb.v TRUE FALSE

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -