📄 jieinterlace.tan.qmsg
字号:
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT" "clk memory jieinterlace:inst2\|RAM_MN_dual:inst5\|altsyncram:ram_rtl_1\|altsyncram_tmi1:auto_generated\|ram_block1a0~portb_address_reg0 register jieinterlace:inst2\|RAM_MN_dual:inst5\|dout 368.46 MHz 2.714 ns Internal " "Info: Clock \"clk\" has Internal fmax of 368.46 MHz between source memory \"jieinterlace:inst2\|RAM_MN_dual:inst5\|altsyncram:ram_rtl_1\|altsyncram_tmi1:auto_generated\|ram_block1a0~portb_address_reg0\" and destination register \"jieinterlace:inst2\|RAM_MN_dual:inst5\|dout\" (period= 2.714 ns)" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "2.654 ns + Longest memory register " "Info: + Longest memory to register delay is 2.654 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns jieinterlace:inst2\|RAM_MN_dual:inst5\|altsyncram:ram_rtl_1\|altsyncram_tmi1:auto_generated\|ram_block1a0~portb_address_reg0 1 MEM M4K_X31_Y25 2 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = M4K_X31_Y25; Fanout = 2; MEM Node = 'jieinterlace:inst2\|RAM_MN_dual:inst5\|altsyncram:ram_rtl_1\|altsyncram_tmi1:auto_generated\|ram_block1a0~portb_address_reg0'" { } { { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "" { jieinterlace:inst2|RAM_MN_dual:inst5|altsyncram:ram_rtl_1|altsyncram_tmi1:auto_generated|ram_block1a0~portb_address_reg0 } "NODE_NAME" } } { "db/altsyncram_tmi1.tdf" "" { Text "F:/liangshuo程序/1/fen_zu_interlacing/db/altsyncram_tmi1.tdf" 46 2 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.850 ns) 1.850 ns jieinterlace:inst2\|RAM_MN_dual:inst5\|altsyncram:ram_rtl_1\|altsyncram_tmi1:auto_generated\|q_b\[0\] 2 MEM M4K_X31_Y25 1 " "Info: 2: + IC(0.000 ns) + CELL(1.850 ns) = 1.850 ns; Loc. = M4K_X31_Y25; Fanout = 1; MEM Node = 'jieinterlace:inst2\|RAM_MN_dual:inst5\|altsyncram:ram_rtl_1\|altsyncram_tmi1:auto_generated\|q_b\[0\]'" { } { { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "1.850 ns" { jieinterlace:inst2|RAM_MN_dual:inst5|altsyncram:ram_rtl_1|altsyncram_tmi1:auto_generated|ram_block1a0~portb_address_reg0 jieinterlace:inst2|RAM_MN_dual:inst5|altsyncram:ram_rtl_1|altsyncram_tmi1:auto_generated|q_b[0] } "NODE_NAME" } } { "db/altsyncram_tmi1.tdf" "" { Text "F:/liangshuo程序/1/fen_zu_interlacing/db/altsyncram_tmi1.tdf" 42 2 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.596 ns) + CELL(0.053 ns) 2.499 ns jieinterlace:inst2\|RAM_MN_dual:inst5\|dout~85 3 COMB LCCOMB_X30_Y26_N10 1 " "Info: 3: + IC(0.596 ns) + CELL(0.053 ns) = 2.499 ns; Loc. = LCCOMB_X30_Y26_N10; Fanout = 1; COMB Node = 'jieinterlace:inst2\|RAM_MN_dual:inst5\|dout~85'" { } { { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.649 ns" { jieinterlace:inst2|RAM_MN_dual:inst5|altsyncram:ram_rtl_1|altsyncram_tmi1:auto_generated|q_b[0] jieinterlace:inst2|RAM_MN_dual:inst5|dout~85 } "NODE_NAME" } } { "RAM_MN_dual.vhd" "" { Text "F:/liangshuo程序/1/fen_zu_interlacing/RAM_MN_dual.vhd" 12 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.155 ns) 2.654 ns jieinterlace:inst2\|RAM_MN_dual:inst5\|dout 4 REG LCFF_X30_Y26_N11 2 " "Info: 4: + IC(0.000 ns) + CELL(0.155 ns) = 2.654 ns; Loc. = LCFF_X30_Y26_N11; Fanout = 2; REG Node = 'jieinterlace:inst2\|RAM_MN_dual:inst5\|dout'" { } { { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.155 ns" { jieinterlace:inst2|RAM_MN_dual:inst5|dout~85 jieinterlace:inst2|RAM_MN_dual:inst5|dout } "NODE_NAME" } } { "RAM_MN_dual.vhd" "" { Text "F:/liangshuo程序/1/fen_zu_interlacing/RAM_MN_dual.vhd" 12 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.058 ns ( 77.54 % ) " "Info: Total cell delay = 2.058 ns ( 77.54 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.596 ns ( 22.46 % ) " "Info: Total interconnect delay = 0.596 ns ( 22.46 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0} } { { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "2.654 ns" { jieinterlace:inst2|RAM_MN_dual:inst5|altsyncram:ram_rtl_1|altsyncram_tmi1:auto_generated|ram_block1a0~portb_address_reg0 jieinterlace:inst2|RAM_MN_dual:inst5|altsyncram:ram_rtl_1|altsyncram_tmi1:auto_generated|q_b[0] jieinterlace:inst2|RAM_MN_dual:inst5|dout~85 jieinterlace:inst2|RAM_MN_dual:inst5|dout } "NODE_NAME" } } { "d:/program files/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus60/win/Technology_Viewer.qrui" "2.654 ns" { jieinterlace:inst2|RAM_MN_dual:inst5|altsyncram:ram_rtl_1|altsyncram_tmi1:auto_generated|ram_block1a0~portb_address_reg0 jieinterlace:inst2|RAM_MN_dual:inst5|altsyncram:ram_rtl_1|altsyncram_tmi1:auto_generated|q_b[0] jieinterlace:inst2|RAM_MN_dual:inst5|dout~85 jieinterlace:inst2|RAM_MN_dual:inst5|dout } { 0.000ns 0.000ns 0.596ns 0.000ns } { 0.000ns 1.850ns 0.053ns 0.155ns } } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "0.166 ns - Smallest " "Info: - Smallest clock skew is 0.166 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 2.937 ns + Shortest register " "Info: + Shortest clock path from clock \"clk\" to destination register is 2.937 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.844 ns) 0.844 ns clk 1 CLK PIN_P23 1 " "Info: 1: + IC(0.000 ns) + CELL(0.844 ns) = 0.844 ns; Loc. = PIN_P23; Fanout = 1; CLK Node = 'clk'" { } { { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "jiaozhijiejiaozhi.bdf" "" { Schematic "F:/liangshuo程序/1/fen_zu_interlacing/jiaozhijiejiaozhi.bdf" { { 104 -8 160 120 "clk" "" } } } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.343 ns) + CELL(0.000 ns) 1.187 ns clk~clkctrl 2 COMB CLKCTRL_G3 65 " "Info: 2: + IC(0.343 ns) + CELL(0.000 ns) = 1.187 ns; Loc. = CLKCTRL_G3; Fanout = 65; COMB Node = 'clk~clkctrl'" { } { { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.343 ns" { clk clk~clkctrl } "NODE_NAME" } } { "jiaozhijiejiaozhi.bdf" "" { Schematic "F:/liangshuo程序/1/fen_zu_interlacing/jiaozhijiejiaozhi.bdf" { { 104 -8 160 120 "clk" "" } } } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.132 ns) + CELL(0.618 ns) 2.937 ns jieinterlace:inst2\|RAM_MN_dual:inst5\|dout 3 REG LCFF_X30_Y26_N11 2 " "Info: 3: + IC(1.132 ns) + CELL(0.618 ns) = 2.937 ns; Loc. = LCFF_X30_Y26_N11; Fanout = 2; REG Node = 'jieinterlace:inst2\|RAM_MN_dual:inst5\|dout'" { } { { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "1.750 ns" { clk~clkctrl jieinterlace:inst2|RAM_MN_dual:inst5|dout } "NODE_NAME" } } { "RAM_MN_dual.vhd" "" { Text "F:/liangshuo程序/1/fen_zu_interlacing/RAM_MN_dual.vhd" 12 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.462 ns ( 49.78 % ) " "Info: Total cell delay = 1.462 ns ( 49.78 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.475 ns ( 50.22 % ) " "Info: Total interconnect delay = 1.475 ns ( 50.22 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0} } { { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "2.937 ns" { clk clk~clkctrl jieinterlace:inst2|RAM_MN_dual:inst5|dout } "NODE_NAME" } } { "d:/program files/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus60/win/Technology_Viewer.qrui" "2.937 ns" { clk clk~combout clk~clkctrl jieinterlace:inst2|RAM_MN_dual:inst5|dout } { 0.000ns 0.000ns 0.343ns 1.132ns } { 0.000ns 0.844ns 0.000ns 0.618ns } } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 2.771 ns - Longest memory " "Info: - Longest clock path from clock \"clk\" to source memory is 2.771 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.844 ns) 0.844 ns clk 1 CLK PIN_P23 1 " "Info: 1: + IC(0.000 ns) + CELL(0.844 ns) = 0.844 ns; Loc. = PIN_P23; Fanout = 1; CLK Node = 'clk'" { } { { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "jiaozhijiejiaozhi.bdf" "" { Schematic "F:/liangshuo程序/1/fen_zu_interlacing/jiaozhijiejiaozhi.bdf" { { 104 -8 160 120 "clk" "" } } } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.343 ns) + CELL(0.000 ns) 1.187 ns clk~clkctrl 2 COMB CLKCTRL_G3 65 " "Info: 2: + IC(0.343 ns) + CELL(0.000 ns) = 1.187 ns; Loc. = CLKCTRL_G3; Fanout = 65; COMB Node = 'clk~clkctrl'" { } { { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.343 ns" { clk clk~clkctrl } "NODE_NAME" } } { "jiaozhijiejiaozhi.bdf" "" { Schematic "F:/liangshuo程序/1/fen_zu_interlacing/jiaozhijiejiaozhi.bdf" { { 104 -8 160 120 "clk" "" } } } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.117 ns) + CELL(0.467 ns) 2.771 ns jieinterlace:inst2\|RAM_MN_dual:inst5\|altsyncram:ram_rtl_1\|altsyncram_tmi1:auto_generated\|ram_block1a0~portb_address_reg0 3 MEM M4K_X31_Y25 2 " "Info: 3: + IC(1.117 ns) + CELL(0.467 ns) = 2.771 ns; Loc. = M4K_X31_Y25; Fanout = 2; MEM Node = 'jieinterlace:inst2\|RAM_MN_dual:inst5\|altsyncram:ram_rtl_1\|altsyncram_tmi1:auto_generated\|ram_block1a0~portb_address_reg0'" { } { { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "1.584 ns" { clk~clkctrl jieinterlace:inst2|RAM_MN_dual:inst5|altsyncram:ram_rtl_1|altsyncram_tmi1:auto_generated|ram_block1a0~portb_address_reg0 } "NODE_NAME" } } { "db/altsyncram_tmi1.tdf" "" { Text "F:/liangshuo程序/1/fen_zu_interlacing/db/altsyncram_tmi1.tdf" 46 2 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.311 ns ( 47.31 % ) " "Info: Total cell delay = 1.311 ns ( 47.31 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.460 ns ( 52.69 % ) " "Info: Total interconnect delay = 1.460 ns ( 52.69 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0} } { { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "2.771 ns" { clk clk~clkctrl jieinterlace:inst2|RAM_MN_dual:inst5|altsyncram:ram_rtl_1|altsyncram_tmi1:auto_generated|ram_block1a0~portb_address_reg0 } "NODE_NAME" } } { "d:/program files/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus60/win/Technology_Viewer.qrui" "2.771 ns" { clk clk~combout clk~clkctrl jieinterlace:inst2|RAM_MN_dual:inst5|altsyncram:ram_rtl_1|altsyncram_tmi1:auto_generated|ram_block1a0~portb_address_reg0 } { 0.000ns 0.000ns 0.343ns 1.117ns } { 0.000ns 0.844ns 0.000ns 0.467ns } } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0} } { { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "2.937 ns" { clk clk~clkctrl jieinterlace:inst2|RAM_MN_dual:inst5|dout } "NODE_NAME" } } { "d:/program files/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus60/win/Technology_Viewer.qrui" "2.937 ns" { clk clk~combout clk~clkctrl jieinterlace:inst2|RAM_MN_dual:inst5|dout } { 0.000ns 0.000ns 0.343ns 1.132ns } { 0.000ns 0.844ns 0.000ns 0.618ns } } } { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "2.771 ns" { clk clk~clkctrl jieinterlace:inst2|RAM_MN_dual:inst5|altsyncram:ram_rtl_1|altsyncram_tmi1:auto_generated|ram_block1a0~portb_address_reg0 } "NODE_NAME" } } { "d:/program files/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus60/win/Technology_Viewer.qrui" "2.771 ns" { clk clk~combout clk~clkctrl jieinterlace:inst2|RAM_MN_dual:inst5|altsyncram:ram_rtl_1|altsyncram_tmi1:auto_generated|ram_block1a0~portb_address_reg0 } { 0.000ns 0.000ns 0.343ns 1.117ns } { 0.000ns 0.844ns 0.000ns 0.467ns } } } } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.136 ns + " "Info: + Micro clock to output delay of source is 0.136 ns" { } { { "db/altsyncram_tmi1.tdf" "" { Text "F:/liangshuo程序/1/fen_zu_interlacing/db/altsyncram_tmi1.tdf" 46 2 0 } } } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0} { "Info" "ITDB_FULL_TSU_DELAY" "0.090 ns + " "Info: + Micro setup delay of destination is 0.090 ns" { } { { "RAM_MN_dual.vhd" "" { Text "F:/liangshuo程序/1/fen_zu_interlacing/RAM_MN_dual.vhd" 12 -1 0 } } } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0} } { { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "2.654 ns" { jieinterlace:inst2|RAM_MN_dual:inst5|altsyncram:ram_rtl_1|altsyncram_tmi1:auto_generated|ram_block1a0~portb_address_reg0 jieinterlace:inst2|RAM_MN_dual:inst5|altsyncram:ram_rtl_1|altsyncram_tmi1:auto_generated|q_b[0] jieinterlace:inst2|RAM_MN_dual:inst5|dout~85 jieinterlace:inst2|RAM_MN_dual:inst5|dout } "NODE_NAME" } } { "d:/program files/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus60/win/Technology_Viewer.qrui" "2.654 ns" { jieinterlace:inst2|RAM_MN_dual:inst5|altsyncram:ram_rtl_1|altsyncram_tmi1:auto_generated|ram_block1a0~portb_address_reg0 jieinterlace:inst2|RAM_MN_dual:inst5|altsyncram:ram_rtl_1|altsyncram_tmi1:auto_generated|q_b[0] jieinterlace:inst2|RAM_MN_dual:inst5|dout~85 jieinterlace:inst2|RAM_MN_dual:inst5|dout } { 0.000ns 0.000ns 0.596ns 0.000ns } { 0.000ns 1.850ns 0.053ns 0.155ns } } } { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "2.937 ns" { clk clk~clkctrl jieinterlace:inst2|RAM_MN_dual:inst5|dout } "NODE_NAME" } } { "d:/program files/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus60/win/Technology_Viewer.qrui" "2.937 ns" { clk clk~combout clk~clkctrl jieinterlace:inst2|RAM_MN_dual:inst5|dout } { 0.000ns 0.000ns 0.343ns 1.132ns } { 0.000ns 0.844ns 0.000ns 0.618ns } } } { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "2.771 ns" { clk clk~clkctrl jieinterlace:inst2|RAM_MN_dual:inst5|altsyncram:ram_rtl_1|altsyncram_tmi1:auto_generated|ram_block1a0~portb_address_reg0 } "NODE_NAME" } } { "d:/program files/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus60/win/Technology_Viewer.qrui" "2.771 ns" { clk clk~combout clk~clkctrl jieinterlace:inst2|RAM_MN_dual:inst5|altsyncram:ram_rtl_1|altsyncram_tmi1:auto_generated|ram_block1a0~portb_address_reg0 } { 0.000ns 0.000ns 0.343ns 1.117ns } { 0.000ns 0.844ns 0.000ns 0.467ns } } } } 0 0 "Clock \"%1!s!\" has %8!s! fmax of %6!s! between source %2!s! \"%3!s!\" and destination %4!s! \"%5!s!\" (period= %7!s!)" 0 0}
{ "Info" "ITDB_FULL_TCO_RESULT" "clk output3 interlace:inst\|RAM_MN_dual:inst5\|dout 7.962 ns register " "Info: tco from clock \"clk\" to destination pin \"output3\" through register \"interlace:inst\|RAM_MN_dual:inst5\|dout\" is 7.962 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 2.937 ns + Longest register " "Info: + Longest clock path from clock \"clk\" to source register is 2.937 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.844 ns) 0.844 ns clk 1 CLK PIN_P23 1 " "Info: 1: + IC(0.000 ns) + CELL(0.844 ns) = 0.844 ns; Loc. = PIN_P23; Fanout = 1; CLK Node = 'clk'" { } { { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "jiaozhijiejiaozhi.bdf" "" { Schematic "F:/liangshuo程序/1/fen_zu_interlacing/jiaozhijiejiaozhi.bdf" { { 104 -8 160 120 "clk" "" } } } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.343 ns) + CELL(0.000 ns) 1.187 ns clk~clkctrl 2 COMB CLKCTRL_G3 65 " "Info: 2: + IC(0.343 ns) + CELL(0.000 ns) = 1.187 ns; Loc. = CLKCTRL_G3; Fanout = 65; COMB Node = 'clk~clkctrl'" { } { { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.343 ns" { clk clk~clkctrl } "NODE_NAME" } } { "jiaozhijiejiaozhi.bdf" "" { Schematic "F:/liangshuo程序/1/fen_zu_interlacing/jiaozhijiejiaozhi.bdf" { { 104 -8 160 120 "clk" "" } } } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.132 ns) + CELL(0.618 ns) 2.937 ns interlace:inst\|RAM_MN_dual:inst5\|dout 3 REG LCFF_X30_Y26_N23 2 " "Info: 3: + IC(1.132 ns) + CELL(0.618 ns) = 2.937 ns; Loc. = LCFF_X30_Y26_N23; Fanout = 2; REG Node = 'interlace:inst\|RAM_MN_dual:inst5\|dout'" { } { { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "1.750 ns" { clk~clkctrl interlace:inst|RAM_MN_dual:inst5|dout } "NODE_NAME" } } { "RAM_MN_dual.vhd" "" { Text "F:/liangshuo程序/1/fen_zu_interlacing/RAM_MN_dual.vhd" 12 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.462 ns ( 49.78 % ) " "Info: Total cell delay = 1.462 ns ( 49.78 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.475 ns ( 50.22 % ) " "Info: Total interconnect delay = 1.475 ns ( 50.22 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0} } { { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "2.937 ns" { clk clk~clkctrl interlace:inst|RAM_MN_dual:inst5|dout } "NODE_NAME" } } { "d:/program files/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus60/win/Technology_Viewer.qrui" "2.937 ns" { clk clk~combout clk~clkctrl interlace:inst|RAM_MN_dual:inst5|dout } { 0.000ns 0.000ns 0.343ns 1.132ns } { 0.000ns 0.844ns 0.000ns 0.618ns } } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.094 ns + " "Info: + Micro clock to output delay of source is 0.094 ns" { } { { "RAM_MN_dual.vhd" "" { Text "F:/liangshuo程序/1/fen_zu_interlacing/RAM_MN_dual.vhd" 12 -1 0 } } } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "4.931 ns + Longest register pin " "Info: + Longest register to pin delay is 4.931 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns interlace:inst\|RAM_MN_dual:inst5\|dout 1 REG LCFF_X30_Y26_N23 2 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LCFF_X30_Y26_N23; Fanout = 2; REG Node = 'interlace:inst\|RAM_MN_dual:inst5\|dout'" { } { { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "" { interlace:inst|RAM_MN_dual:inst5|dout } "NODE_NAME" } } { "RAM_MN_dual.vhd" "" { Text "F:/liangshuo程序/1/fen_zu_interlacing/RAM_MN_dual.vhd" 12 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.248 ns) + CELL(0.228 ns) 0.476 ns interlace:inst\|cobination:inst12\|Add0~10 2 COMB LCCOMB_X30_Y26_N18 4 " "Info: 2: + IC(0.248 ns) + CELL(0.228 ns) = 0.476 ns; Loc. = LCCOMB_X30_Y26_N18; Fanout = 4; COMB Node = 'interlace:inst\|cobination:inst12\|Add0~10'" { } { { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.476 ns" { interlace:inst|RAM_MN_dual:inst5|dout interlace:inst|cobination:inst12|Add0~10 } "NODE_NAME" } } { "cobination.v" "" { Text "F:/liangshuo程序/1/fen_zu_interlacing/cobination.v" 5 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(2.311 ns) + CELL(2.144 ns) 4.931 ns output3 3 PIN PIN_R25 0 " "Info: 3: + IC(2.311 ns) + CELL(2.144 ns) = 4.931 ns; Loc. = PIN_R25; Fanout = 0; PIN Node = 'output3'" { } { { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "4.455 ns" { interlace:inst|cobination:inst12|Add0~10 output3 } "NODE_NAME" } } { "jiaozhijiejiaozhi.bdf" "" { Schematic "F:/liangshuo程序/1/fen_zu_interlacing/jiaozhijiejiaozhi.bdf" { { 304 528 704 320 "output3" "" } } } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.372 ns ( 48.10 % ) " "Info: Total cell delay = 2.372 ns ( 48.10 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.559 ns ( 51.90 % ) " "Info: Total interconnect delay = 2.559 ns ( 51.90 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0} } { { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "4.931 ns" { interlace:inst|RAM_MN_dual:inst5|dout interlace:inst|cobination:inst12|Add0~10 output3 } "NODE_NAME" } } { "d:/program files/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus60/win/Technology_Viewer.qrui" "4.931 ns" { interlace:inst|RAM_MN_dual:inst5|dout interlace:inst|cobination:inst12|Add0~10 output3 } { 0.000ns 0.248ns 2.311ns } { 0.000ns 0.228ns 2.144ns } } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0} } { { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "2.937 ns" { clk clk~clkctrl interlace:inst|RAM_MN_dual:inst5|dout } "NODE_NAME" } } { "d:/program files/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus60/win/Technology_Viewer.qrui" "2.937 ns" { clk clk~combout clk~clkctrl interlace:inst|RAM_MN_dual:inst5|dout } { 0.000ns 0.000ns 0.343ns 1.132ns } { 0.000ns 0.844ns 0.000ns 0.618ns } } } { "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/quartus60/win/TimingClosureFloorplan.fld" "" "4.931 ns" { interlace:inst|RAM_MN_dual:inst5|dout interlace:inst|cobination:inst12|Add0~10 output3 } "NODE_NAME" } } { "d:/program files/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/altera/quartus60/win/Technology_Viewer.qrui" "4.931 ns" { interlace:inst|RAM_MN_dual:inst5|dout interlace:inst|cobination:inst12|Add0~10 output3 } { 0.000ns 0.248ns 2.311ns } { 0.000ns 0.228ns 2.144ns } } } } 0 0 "tco from clock \"%1!s!\" to destination pin \"%2!s!\" through %5!s! \"%3!s!\" is %4!s!" 0 0}
{ "Info" "IQEXE_ERROR_COUNT" "Timing Analyzer 0 s 1 Quartus II " "Info: Quartus II Timing Analyzer was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_BANNER_TIME" "Tue Apr 08 21:14:24 2008 " "Info: Processing ended: Tue Apr 08 21:14:24 2008" { } { } 0 0 "Processing ended: %1!s!" 0 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:01 " "Info: Elapsed time: 00:00:01" { } { } 0 0 "Elapsed time: %1!s!" 0 0} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0}
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -