⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 interlace.sim.rpt

📁 一个简单的交织实现程序
💻 RPT
📖 第 1 页 / 共 2 页
字号:
; |interlace|counter:inst8|series_addr[4]                                                  ; |interlace|counter:inst8|series_addr[4]                                                  ; regout           ;
; |interlace|counter:inst8|series_addr[3]                                                  ; |interlace|counter:inst8|series_addr[3]                                                  ; regout           ;
; |interlace|counter:inst8|series_addr[2]                                                  ; |interlace|counter:inst8|series_addr[2]                                                  ; regout           ;
; |interlace|counter:inst8|series_addr[1]                                                  ; |interlace|counter:inst8|series_addr[1]                                                  ; regout           ;
; |interlace|counter:inst8|series_addr[0]                                                  ; |interlace|counter:inst8|series_addr[0]                                                  ; regout           ;
; |interlace|rom_mn_interlace:inst|interlace_addr[4]                                       ; |interlace|rom_mn_interlace:inst|interlace_addr[4]                                       ; regout           ;
; |interlace|rom_mn_interlace:inst|interlace_addr[3]                                       ; |interlace|rom_mn_interlace:inst|interlace_addr[3]                                       ; regout           ;
; |interlace|rom_mn_interlace:inst|interlace_addr[2]                                       ; |interlace|rom_mn_interlace:inst|interlace_addr[2]                                       ; regout           ;
; |interlace|rom_mn_interlace:inst|interlace_addr[1]                                       ; |interlace|rom_mn_interlace:inst|interlace_addr[1]                                       ; regout           ;
; |interlace|rom_mn_seq:inst9|seq_addr[4]                                                  ; |interlace|rom_mn_seq:inst9|seq_addr[4]                                                  ; regout           ;
; |interlace|rom_mn_seq:inst9|seq_addr[3]                                                  ; |interlace|rom_mn_seq:inst9|seq_addr[3]                                                  ; regout           ;
; |interlace|rom_mn_seq:inst9|seq_addr[2]                                                  ; |interlace|rom_mn_seq:inst9|seq_addr[2]                                                  ; regout           ;
; |interlace|rom_mn_seq:inst9|seq_addr[1]                                                  ; |interlace|rom_mn_seq:inst9|seq_addr[1]                                                  ; regout           ;
; |interlace|RAM_MN_dual:inst5|altsyncram:ram_rtl_0|altsyncram_rmi1:auto_generated|q_b[0]  ; |interlace|RAM_MN_dual:inst5|altsyncram:ram_rtl_0|altsyncram_rmi1:auto_generated|q_b[0]  ; portbdataout0    ;
; |interlace|RAM_MN_dual:inst5|Mux0~44                                                     ; |interlace|RAM_MN_dual:inst5|Mux0~44                                                     ; regout           ;
; |interlace|RAM_MN_dual:inst5|Mux0~53                                                     ; |interlace|RAM_MN_dual:inst5|Mux0~53                                                     ; regout           ;
; |interlace|RAM_MN_dual:inst5|Mux0~50                                                     ; |interlace|RAM_MN_dual:inst5|Mux0~50                                                     ; regout           ;
; |interlace|RAM_MN_dual:inst5|Mux0~56                                                     ; |interlace|RAM_MN_dual:inst5|Mux0~56                                                     ; regout           ;
; |interlace|RAM_MN_dual:inst5|Mux0~47                                                     ; |interlace|RAM_MN_dual:inst5|Mux0~47                                                     ; regout           ;
; |interlace|RAM_MN_dual:inst5|Mux0~59                                                     ; |interlace|RAM_MN_dual:inst5|Mux0~59                                                     ; regout           ;
; |interlace|RAM_MN_dual:inst5|Mux0~112                                                    ; |interlace|RAM_MN_dual:inst5|Mux0~112                                                    ; combout          ;
; |interlace|RAM_MN_dual:inst5|Mux0~113                                                    ; |interlace|RAM_MN_dual:inst5|Mux0~113                                                    ; combout          ;
; |interlace|RAM_MN_dual:inst5|Mux0~62                                                     ; |interlace|RAM_MN_dual:inst5|Mux0~62                                                     ; regout           ;
; |interlace|RAM_MN_dual:inst5|dout~78                                                     ; |interlace|RAM_MN_dual:inst5|dout~78                                                     ; combout          ;
; |interlace|RAM_MN_dual2:inst6|altsyncram:ram_rtl_1|altsyncram_rmi1:auto_generated|q_b[0] ; |interlace|RAM_MN_dual2:inst6|altsyncram:ram_rtl_1|altsyncram_rmi1:auto_generated|q_b[0] ; portbdataout0    ;
; |interlace|RAM_MN_dual2:inst6|Mux0~44                                                    ; |interlace|RAM_MN_dual2:inst6|Mux0~44                                                    ; regout           ;
; |interlace|RAM_MN_dual2:inst6|dout~78                                                    ; |interlace|RAM_MN_dual2:inst6|dout~78                                                    ; combout          ;
; |interlace|counter:inst8|Add1~90                                                         ; |interlace|counter:inst8|Add1~90                                                         ; sumout           ;
; |interlace|counter:inst8|Add1~90                                                         ; |interlace|counter:inst8|Add1~91                                                         ; cout             ;
; |interlace|counter:inst8|Add1~94                                                         ; |interlace|counter:inst8|Add1~94                                                         ; sumout           ;
; |interlace|counter:inst8|Add1~94                                                         ; |interlace|counter:inst8|Add1~95                                                         ; cout             ;
; |interlace|counter:inst8|Add1~98                                                         ; |interlace|counter:inst8|Add1~98                                                         ; sumout           ;
; |interlace|counter:inst8|Add1~98                                                         ; |interlace|counter:inst8|Add1~99                                                         ; cout             ;
; |interlace|counter:inst8|Add1~102                                                        ; |interlace|counter:inst8|Add1~102                                                        ; sumout           ;
; |interlace|counter:inst8|Add1~102                                                        ; |interlace|counter:inst8|Add1~103                                                        ; cout             ;
; |interlace|counter:inst8|Add1~106                                                        ; |interlace|counter:inst8|Add1~106                                                        ; sumout           ;
; |interlace|counter:inst8|Equal1~84                                                       ; |interlace|counter:inst8|Equal1~84                                                       ; combout          ;
; |interlace|source:inst1|m[1]                                                             ; |interlace|source:inst1|m[1]                                                             ; regout           ;
; |interlace|source:inst1|m[2]                                                             ; |interlace|source:inst1|m[2]                                                             ; regout           ;
; |interlace|source:inst1|m[3]                                                             ; |interlace|source:inst1|m[3]                                                             ; regout           ;
; |interlace|source:inst1|Mux0~23                                                          ; |interlace|source:inst1|Mux0~23                                                          ; combout          ;
; |interlace|counter:inst8|Add0~76                                                         ; |interlace|counter:inst8|Add0~76                                                         ; sumout           ;
; |interlace|counter:inst8|Add0~76                                                         ; |interlace|counter:inst8|Add0~77                                                         ; cout             ;
; |interlace|counter:inst8|Add0~80                                                         ; |interlace|counter:inst8|Add0~80                                                         ; sumout           ;
; |interlace|counter:inst8|Add0~80                                                         ; |interlace|counter:inst8|Add0~81                                                         ; cout             ;
; |interlace|counter:inst8|Add0~84                                                         ; |interlace|counter:inst8|Add0~84                                                         ; sumout           ;
; |interlace|counter:inst8|Add0~84                                                         ; |interlace|counter:inst8|Add0~85                                                         ; cout             ;
; |interlace|counter:inst8|Add0~88                                                         ; |interlace|counter:inst8|Add0~88                                                         ; sumout           ;
; |interlace|counter:inst8|Add0~88                                                         ; |interlace|counter:inst8|Add0~89                                                         ; cout             ;
; |interlace|counter:inst8|Add0~92                                                         ; |interlace|counter:inst8|Add0~92                                                         ; sumout           ;
; |interlace|counter:inst8|Equal0~79                                                       ; |interlace|counter:inst8|Equal0~79                                                       ; combout          ;
; |interlace|rom_mn_interlace:inst|Mux0~61                                                 ; |interlace|rom_mn_interlace:inst|Mux0~61                                                 ; combout          ;
; |interlace|rom_mn_interlace:inst|Mux1~348                                                ; |interlace|rom_mn_interlace:inst|Mux1~348                                                ; combout          ;
; |interlace|rom_mn_interlace:inst|Mux2~59                                                 ; |interlace|rom_mn_interlace:inst|Mux2~59                                                 ; combout          ;
; |interlace|rom_mn_interlace:inst|Mux3~64                                                 ; |interlace|rom_mn_interlace:inst|Mux3~64                                                 ; combout          ;
; |interlace|source:inst1|m[1]~48                                                          ; |interlace|source:inst1|m[1]~48                                                          ; combout          ;
; |interlace|source:inst1|m[2]~49                                                          ; |interlace|source:inst1|m[2]~49                                                          ; combout          ;
; |interlace|source:inst1|m[3]~50                                                          ; |interlace|source:inst1|m[3]~50                                                          ; combout          ;
; |interlace|counter:inst8|series_addr[0]~43                                               ; |interlace|counter:inst8|series_addr[0]~43                                               ; combout          ;
; |interlace|RAM_MN_dual:inst5|Mux0~114                                                    ; |interlace|RAM_MN_dual:inst5|Mux0~114                                                    ; combout          ;
; |interlace|clk                                                                           ; |interlace|clk                                                                           ; combout          ;
; |interlace|d1                                                                            ; |interlace|d1                                                                            ; padio            ;
; |interlace|d2                                                                            ; |interlace|d2                                                                            ; padio            ;
; |interlace|dataout                                                                       ; |interlace|dataout                                                                       ; padio            ;
; |interlace|rw_control                                                                    ; |interlace|rw_control                                                                    ; padio            ;
; |interlace|source_out                                                                    ; |interlace|source_out                                                                    ; padio            ;
; |interlace|cnt4                                                                          ; |interlace|cnt4                                                                          ; padio            ;
; |interlace|cnt3                                                                          ; |interlace|cnt3                                                                          ; padio            ;
; |interlace|cnt2                                                                          ; |interlace|cnt2                                                                          ; padio            ;
; |interlace|cnt1                                                                          ; |interlace|cnt1                                                                          ; padio            ;
; |interlace|cnt0                                                                          ; |interlace|cnt0                                                                          ; padio            ;
; |interlace|cnt14                                                                         ; |interlace|cnt14                                                                         ; padio            ;
; |interlace|cnt13                                                                         ; |interlace|cnt13                                                                         ; padio            ;
; |interlace|cnt12                                                                         ; |interlace|cnt12                                                                         ; padio            ;
; |interlace|cnt11                                                                         ; |interlace|cnt11                                                                         ; padio            ;
; |interlace|cnt10                                                                         ; |interlace|cnt10                                                                         ; padio            ;
; |interlace|cnt24                                                                         ; |interlace|cnt24                                                                         ; padio            ;
; |interlace|cnt23                                                                         ; |interlace|cnt23                                                                         ; padio            ;
; |interlace|cnt22                                                                         ; |interlace|cnt22                                                                         ; padio            ;
; |interlace|cnt21                                                                         ; |interlace|cnt21                                                                         ; padio            ;
; |interlace|cnt20                                                                         ; |interlace|cnt20                                                                         ; padio            ;
; |interlace|counter:inst8|series_addr[0]~$wirecell                                        ; |interlace|counter:inst8|series_addr[0]~$wirecell                                        ; combout          ;
; |interlace|clk~clkctrl                                                                   ; |interlace|clk~clkctrl                                                                   ; outclk           ;
; |interlace|rom_mn_seq:inst9|seq_addr[4]~feeder                                           ; |interlace|rom_mn_seq:inst9|seq_addr[4]~feeder                                           ; combout          ;
; |interlace|rom_mn_seq:inst9|seq_addr[3]~feeder                                           ; |interlace|rom_mn_seq:inst9|seq_addr[3]~feeder                                           ; combout          ;
; |interlace|rom_mn_seq:inst9|seq_addr[2]~feeder                                           ; |interlace|rom_mn_seq:inst9|seq_addr[2]~feeder                                           ; combout          ;
; |interlace|rom_mn_seq:inst9|seq_addr[1]~feeder                                           ; |interlace|rom_mn_seq:inst9|seq_addr[1]~feeder                                           ; combout          ;
+------------------------------------------------------------------------------------------+------------------------------------------------------------------------------------------+------------------+


The following table displays output ports that do not toggle to 1 during simulation.
+-------------------------------------------------+
; Missing 1-Value Coverage                        ;
+-----------+------------------+------------------+
; Node Name ; Output Port Name ; Output Port Type ;
+-----------+------------------+------------------+


The following table displays output ports that do not toggle to 0 during simulation.
+-------------------------------------------------+
; Missing 0-Value Coverage                        ;
+-----------+------------------+------------------+
; Node Name ; Output Port Name ; Output Port Type ;
+-----------+------------------+------------------+


+---------------------+
; Simulator INI Usage ;
+--------+------------+
; Option ; Usage      ;
+--------+------------+


+--------------------+
; Simulator Messages ;
+--------------------+
Info: *******************************************************************
Info: Running Quartus II Simulator
    Info: Version 6.0 Build 178 04/27/2006 SJ Full Version
    Info: Processing started: Mon Apr 07 22:25:29 2008
Info: Command: quartus_sim --read_settings_files=on --write_settings_files=off interlace -c interlace
Info: Inverted registers were found during simulation
    Info: Register: |interlace|counter:inst8|series_addr[0]
Info: Option to preserve fewer signal transitions to reduce memory requirements is enabled
    Info: Simulation has been partitioned into sub-simulations according to the maximum transition count determined by the engine. Transitions from memory will be flushed out to disk at the end of each sub-simulation to reduce memory requirements.
Info: Simulation partitioned into 1 sub-simulations
Info: Simulation coverage is     100.00 %
Info: Number of transitions in simulation is 10536
Info: Vector file interlace.sim.vwf is saved in VWF text format. You can compress it into CVWF format in order to reduce file size. For more details please refer to the Quartus II Help.
Info: Quartus II Simulator was successful. 0 errors, 0 warnings
    Info: Processing ended: Mon Apr 07 22:25:30 2008
    Info: Elapsed time: 00:00:01


⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -