⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 jiaozhijiejiaozhi.sim.rpt

📁 一个简单的交织实现程序
💻 RPT
📖 第 1 页 / 共 3 页
字号:
; |jiaozhijiejiaozhi|interlace:inst|rom_mn_seq:inst9|seq_addr[4]                                                      ; |jiaozhijiejiaozhi|interlace:inst|rom_mn_seq:inst9|seq_addr[4]                                                      ; regout           ;
; |jiaozhijiejiaozhi|interlace:inst|counter1:inst5|series_addr[3]                                                     ; |jiaozhijiejiaozhi|interlace:inst|counter1:inst5|series_addr[3]                                                     ; regout           ;
; |jiaozhijiejiaozhi|interlace:inst|counter1:inst5|series_addr[1]                                                     ; |jiaozhijiejiaozhi|interlace:inst|counter1:inst5|series_addr[1]                                                     ; regout           ;
; |jiaozhijiejiaozhi|interlace:inst|counter1:inst5|series_addr[4]                                                     ; |jiaozhijiejiaozhi|interlace:inst|counter1:inst5|series_addr[4]                                                     ; regout           ;
; |jiaozhijiejiaozhi|interlace:inst|counter1:inst5|series_addr[2]                                                     ; |jiaozhijiejiaozhi|interlace:inst|counter1:inst5|series_addr[2]                                                     ; regout           ;
; |jiaozhijiejiaozhi|interlace:inst|rom_mn_interlace:inst|Mux3~362                                                    ; |jiaozhijiejiaozhi|interlace:inst|rom_mn_interlace:inst|Mux3~362                                                    ; combout          ;
; |jiaozhijiejiaozhi|interlace:inst|rom_mn_interlace:inst|Mux2~66                                                     ; |jiaozhijiejiaozhi|interlace:inst|rom_mn_interlace:inst|Mux2~66                                                     ; combout          ;
; |jiaozhijiejiaozhi|interlace:inst|rom_mn_interlace:inst|Mux1~65                                                     ; |jiaozhijiejiaozhi|interlace:inst|rom_mn_interlace:inst|Mux1~65                                                     ; combout          ;
; |jiaozhijiejiaozhi|interlace:inst|rom_mn_interlace:inst|Mux0~59                                                     ; |jiaozhijiejiaozhi|interlace:inst|rom_mn_interlace:inst|Mux0~59                                                     ; combout          ;
; |jiaozhijiejiaozhi|interlace:inst|source:inst1|m[2]~46                                                              ; |jiaozhijiejiaozhi|interlace:inst|source:inst1|m[2]~46                                                              ; combout          ;
; |jiaozhijiejiaozhi|interlace:inst|source:inst1|m[3]~47                                                              ; |jiaozhijiejiaozhi|interlace:inst|source:inst1|m[3]~47                                                              ; combout          ;
; |jiaozhijiejiaozhi|interlace:inst|counter1:inst5|Add0~75                                                            ; |jiaozhijiejiaozhi|interlace:inst|counter1:inst5|Add0~75                                                            ; sumout           ;
; |jiaozhijiejiaozhi|interlace:inst|counter1:inst5|Add0~75                                                            ; |jiaozhijiejiaozhi|interlace:inst|counter1:inst5|Add0~76                                                            ; cout             ;
; |jiaozhijiejiaozhi|interlace:inst|counter1:inst5|Add0~79                                                            ; |jiaozhijiejiaozhi|interlace:inst|counter1:inst5|Add0~79                                                            ; sumout           ;
; |jiaozhijiejiaozhi|interlace:inst|counter1:inst5|Add0~79                                                            ; |jiaozhijiejiaozhi|interlace:inst|counter1:inst5|Add0~80                                                            ; cout             ;
; |jiaozhijiejiaozhi|interlace:inst|counter1:inst5|Add0~83                                                            ; |jiaozhijiejiaozhi|interlace:inst|counter1:inst5|Add0~83                                                            ; sumout           ;
; |jiaozhijiejiaozhi|interlace:inst|counter1:inst5|Add0~83                                                            ; |jiaozhijiejiaozhi|interlace:inst|counter1:inst5|Add0~84                                                            ; cout             ;
; |jiaozhijiejiaozhi|interlace:inst|counter1:inst5|Add0~87                                                            ; |jiaozhijiejiaozhi|interlace:inst|counter1:inst5|Add0~87                                                            ; sumout           ;
; |jiaozhijiejiaozhi|jieinterlace:inst1|rom_mn_interlace:inst|Mux4~111                                                ; |jiaozhijiejiaozhi|jieinterlace:inst1|rom_mn_interlace:inst|Mux4~111                                                ; combout          ;
; |jiaozhijiejiaozhi|interlace:inst|counter1:inst5|Equal0~84                                                          ; |jiaozhijiejiaozhi|interlace:inst|counter1:inst5|Equal0~84                                                          ; combout          ;
; |jiaozhijiejiaozhi|interlace:inst|rom_mn_interlace:inst|Mux4~116                                                    ; |jiaozhijiejiaozhi|interlace:inst|rom_mn_interlace:inst|Mux4~116                                                    ; combout          ;
; |jiaozhijiejiaozhi|interlace:inst|rom_mn_seq:inst9|seq_addr[0]~19                                                   ; |jiaozhijiejiaozhi|interlace:inst|rom_mn_seq:inst9|seq_addr[0]~19                                                   ; combout          ;
; |jiaozhijiejiaozhi|clk                                                                                              ; |jiaozhijiejiaozhi|clk                                                                                              ; combout          ;
; |jiaozhijiejiaozhi|output                                                                                           ; |jiaozhijiejiaozhi|output                                                                                           ; padio            ;
; |jiaozhijiejiaozhi|output3                                                                                          ; |jiaozhijiejiaozhi|output3                                                                                          ; padio            ;
; |jiaozhijiejiaozhi|din1                                                                                             ; |jiaozhijiejiaozhi|din1                                                                                             ; padio            ;
; |jiaozhijiejiaozhi|din2                                                                                             ; |jiaozhijiejiaozhi|din2                                                                                             ; padio            ;
; |jiaozhijiejiaozhi|dout1                                                                                            ; |jiaozhijiejiaozhi|dout1                                                                                            ; padio            ;
; |jiaozhijiejiaozhi|dout2                                                                                            ; |jiaozhijiejiaozhi|dout2                                                                                            ; padio            ;
; |jiaozhijiejiaozhi|source_out                                                                                       ; |jiaozhijiejiaozhi|source_out                                                                                       ; padio            ;
; |jiaozhijiejiaozhi|dataout1                                                                                         ; |jiaozhijiejiaozhi|dataout1                                                                                         ; padio            ;
; |jiaozhijiejiaozhi|cnt[4]                                                                                           ; |jiaozhijiejiaozhi|cnt[4]                                                                                           ; padio            ;
; |jiaozhijiejiaozhi|cnt[3]                                                                                           ; |jiaozhijiejiaozhi|cnt[3]                                                                                           ; padio            ;
; |jiaozhijiejiaozhi|cnt[2]                                                                                           ; |jiaozhijiejiaozhi|cnt[2]                                                                                           ; padio            ;
; |jiaozhijiejiaozhi|cnt[1]                                                                                           ; |jiaozhijiejiaozhi|cnt[1]                                                                                           ; padio            ;
; |jiaozhijiejiaozhi|cnt[0]                                                                                           ; |jiaozhijiejiaozhi|cnt[0]                                                                                           ; padio            ;
; |jiaozhijiejiaozhi|interlace:inst|rom_mn_seq:inst9|seq_addr[0]~$wirecell                                            ; |jiaozhijiejiaozhi|interlace:inst|rom_mn_seq:inst9|seq_addr[0]~$wirecell                                            ; combout          ;
; |jiaozhijiejiaozhi|clk~clkctrl                                                                                      ; |jiaozhijiejiaozhi|clk~clkctrl                                                                                      ; outclk           ;
; |jiaozhijiejiaozhi|jieinterlace:inst1|rom_mn_seq:inst2|seq_addr[3]~feeder                                           ; |jiaozhijiejiaozhi|jieinterlace:inst1|rom_mn_seq:inst2|seq_addr[3]~feeder                                           ; combout          ;
; |jiaozhijiejiaozhi|jieinterlace:inst1|rom_mn_seq:inst2|seq_addr[2]~feeder                                           ; |jiaozhijiejiaozhi|jieinterlace:inst1|rom_mn_seq:inst2|seq_addr[2]~feeder                                           ; combout          ;
; |jiaozhijiejiaozhi|jieinterlace:inst1|rom_mn_seq:inst2|seq_addr[1]~feeder                                           ; |jiaozhijiejiaozhi|jieinterlace:inst1|rom_mn_seq:inst2|seq_addr[1]~feeder                                           ; combout          ;
; |jiaozhijiejiaozhi|jieinterlace:inst1|rom_mn_seq:inst2|seq_addr[0]~feeder                                           ; |jiaozhijiejiaozhi|jieinterlace:inst1|rom_mn_seq:inst2|seq_addr[0]~feeder                                           ; combout          ;
; |jiaozhijiejiaozhi|interlace:inst|rom_mn_seq:inst9|seq_addr[3]~feeder                                               ; |jiaozhijiejiaozhi|interlace:inst|rom_mn_seq:inst9|seq_addr[3]~feeder                                               ; combout          ;
; |jiaozhijiejiaozhi|interlace:inst|rom_mn_seq:inst9|seq_addr[1]~feeder                                               ; |jiaozhijiejiaozhi|interlace:inst|rom_mn_seq:inst9|seq_addr[1]~feeder                                               ; combout          ;
; |jiaozhijiejiaozhi|interlace:inst|rom_mn_seq:inst9|seq_addr[4]~feeder                                               ; |jiaozhijiejiaozhi|interlace:inst|rom_mn_seq:inst9|seq_addr[4]~feeder                                               ; combout          ;
; |jiaozhijiejiaozhi|interlace:inst|rom_mn_seq:inst9|seq_addr[2]~feeder                                               ; |jiaozhijiejiaozhi|interlace:inst|rom_mn_seq:inst9|seq_addr[2]~feeder                                               ; combout          ;
+---------------------------------------------------------------------------------------------------------------------+---------------------------------------------------------------------------------------------------------------------+------------------+


The following table displays output ports that do not toggle to 1 during simulation.
+------------------------------------------------------------------------------------------------------------------------------------------------------+
; Missing 1-Value Coverage                                                                                                                             ;
+-----------------------------------------------------------------+-----------------------------------------------------------------+------------------+
; Node Name                                                       ; Output Port Name                                                ; Output Port Type ;
+-----------------------------------------------------------------+-----------------------------------------------------------------+------------------+
; |jiaozhijiejiaozhi|interlace:inst|RAM_MN_dual:inst2|flag~feeder ; |jiaozhijiejiaozhi|interlace:inst|RAM_MN_dual:inst2|flag~feeder ; combout          ;
+-----------------------------------------------------------------+-----------------------------------------------------------------+------------------+


The following table displays output ports that do not toggle to 0 during simulation.
+------------------------------------------------------------------------------------------------------------------------------------------------------+
; Missing 0-Value Coverage                                                                                                                             ;
+-----------------------------------------------------------------+-----------------------------------------------------------------+------------------+
; Node Name                                                       ; Output Port Name                                                ; Output Port Type ;
+-----------------------------------------------------------------+-----------------------------------------------------------------+------------------+
; |jiaozhijiejiaozhi|interlace:inst|RAM_MN_dual:inst2|flag        ; |jiaozhijiejiaozhi|interlace:inst|RAM_MN_dual:inst2|flag        ; regout           ;
; |jiaozhijiejiaozhi|interlace:inst|inst7                         ; |jiaozhijiejiaozhi|interlace:inst|inst7                         ; regout           ;
; |jiaozhijiejiaozhi|flag                                         ; |jiaozhijiejiaozhi|flag                                         ; padio            ;
; |jiaozhijiejiaozhi|flag4                                        ; |jiaozhijiejiaozhi|flag4                                        ; padio            ;
; |jiaozhijiejiaozhi|interlace:inst|RAM_MN_dual:inst2|flag~feeder ; |jiaozhijiejiaozhi|interlace:inst|RAM_MN_dual:inst2|flag~feeder ; combout          ;
+-----------------------------------------------------------------+-----------------------------------------------------------------+------------------+


+---------------------+
; Simulator INI Usage ;
+--------+------------+
; Option ; Usage      ;
+--------+------------+


+--------------------+
; Simulator Messages ;
+--------------------+
Info: *******************************************************************
Info: Running Quartus II Simulator
    Info: Version 6.0 Build 178 04/27/2006 SJ Full Version
    Info: Processing started: Wed Apr 09 12:11:58 2008
Info: Command: quartus_sim --read_settings_files=on --write_settings_files=off jiaozhijiejiaozhi -c jiaozhijiejiaozhi
Info: Inverted registers were found during simulation
    Info: Register: |jiaozhijiejiaozhi|interlace:inst|rom_mn_seq:inst9|seq_addr[0]
Info: Option to preserve fewer signal transitions to reduce memory requirements is enabled
    Info: Simulation has been partitioned into sub-simulations according to the maximum transition count determined by the engine. Transitions from memory will be flushed out to disk at the end of each sub-simulation to reduce memory requirements.
Info: Simulation partitioned into 1 sub-simulations
Info: Simulation coverage is      95.65 %
Info: Number of transitions in simulation is 59393
Info: Vector file jiaozhijiejiaozhi.sim.vwf is saved in VWF text format. You can compress it into CVWF format in order to reduce file size. For more details please refer to the Quartus II Help.
Info: Quartus II Simulator was successful. 0 errors, 0 warnings
    Info: Processing ended: Wed Apr 09 12:12:00 2008
    Info: Elapsed time: 00:00:03


⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -