⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 counter2.map.rpt

📁 一个简单的交织实现程序
💻 RPT
📖 第 1 页 / 共 2 页
字号:
; PowerPlay Power Optimization                               ; Normal compilation ; Normal compilation ;
; HDL message level                                          ; Level2             ; Level2             ;
+------------------------------------------------------------+--------------------+--------------------+


+------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Source Files Read                                                                                             ;
+----------------------------------+-----------------+-----------------+-------------------------------------------------------------+
; File Name with User-Entered Path ; Used in Netlist ; File Type       ; File Name with Absolute Path                                ;
+----------------------------------+-----------------+-----------------+-------------------------------------------------------------+
; counter2.vhd                     ; yes             ; User VHDL File  ; F:/liangshuo程序/1/fen_zu_interlacing/counter2/counter2.vhd ;
+----------------------------------+-----------------+-----------------+-------------------------------------------------------------+


+-------------------------------------------------------+
; Analysis & Synthesis Resource Usage Summary           ;
+-----------------------------------------------+-------+
; Resource                                      ; Usage ;
+-----------------------------------------------+-------+
; Estimated Total ALUTs                         ; 22    ;
; Total combinational functions                 ; 18    ;
; ALUT usage by number of inputs                ;       ;
;     -- 7 input functions                      ; 0     ;
;     -- 6 input functions                      ; 1     ;
;     -- 5 input functions                      ; 4     ;
;     -- 4 input functions                      ; 0     ;
;     -- <=3 input functions                    ; 13    ;
;         -- Combinational cells for routing    ; 0     ;
; ALUTs by mode                                 ;       ;
;     -- normal mode                            ; 7     ;
;     -- extended LUT mode                      ; 0     ;
;     -- arithmetic mode                        ; 11    ;
;     -- shared arithmetic mode                 ; 0     ;
; Total registers                               ; 11    ;
; Estimated ALMs:  partially or completely used ; 11    ;
; I/O pins                                      ; 8     ;
; Maximum fan-out node                          ; clk   ;
; Maximum fan-out                               ; 11    ;
; Total fan-out                                 ; 85    ;
; Average fan-out                               ; 2.30  ;
+-----------------------------------------------+-------+


+--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Resource Utilization by Entity                                                                                                                                              ;
+----------------------------+-------------------+--------------+-------------+-------+------+--------+--------------+---------+-----------+-----------+------+--------------+---------------------+
; Compilation Hierarchy Node ; LC Combinationals ; LC Registers ; Memory Bits ; M512s ; M4Ks ; M-RAMs ; DSP Elements ; DSP 9x9 ; DSP 18x18 ; DSP 36x36 ; Pins ; Virtual Pins ; Full Hierarchy Name ;
+----------------------------+-------------------+--------------+-------------+-------+------+--------+--------------+---------+-----------+-----------+------+--------------+---------------------+
; |counter2                  ; 18 (18)           ; 11 (11)      ; 0           ; 0     ; 0    ; 0      ; 0            ; 0       ; 0         ; 0         ; 8    ; 0            ; |counter2           ;
+----------------------------+-------------------+--------------+-------------+-------+------+--------+--------------+---------+-----------+-----------+------+--------------+---------------------+
Note: For table entries with two numbers listed, the numbers in parentheses indicate the number of resources of the given type used by the specific entity alone. The numbers listed outside of parentheses indicate the total resources of the given type used by the specific entity and all of its sub-entities in the hierarchy.


+------------------------------------------------------+
; General Register Statistics                          ;
+----------------------------------------------+-------+
; Statistic                                    ; Value ;
+----------------------------------------------+-------+
; Total registers                              ; 11    ;
; Number of registers using Synchronous Clear  ; 5     ;
; Number of registers using Synchronous Load   ; 0     ;
; Number of registers using Asynchronous Clear ; 0     ;
; Number of registers using Asynchronous Load  ; 0     ;
; Number of registers using Clock Enable       ; 0     ;
; Number of registers using Preset             ; 0     ;
+----------------------------------------------+-------+


+------------------------------------------------------------------------------------------------------------------------------------------+
; Multiplexer Restructuring Statistics (Restructuring Performed)                                                                           ;
+--------------------+-----------+---------------+----------------------+------------------------+------------+----------------------------+
; Multiplexer Inputs ; Bus Width ; Baseline Area ; Area if Restructured ; Saving if Restructured ; Registered ; Example Multiplexer Output ;
+--------------------+-----------+---------------+----------------------+------------------------+------------+----------------------------+
; 3:1                ; 5 bits    ; 10 ALUTs      ; 10 ALUTs             ; 0 ALUTs                ; Yes        ; |counter2|series_addr1[0]  ;
+--------------------+-----------+---------------+----------------------+------------------------+------------+----------------------------+


+----------------------------------------------------+
; Source assignments for Top-level Entity: |counter2 ;
+----------------+-------+------+--------------------+
; Assignment     ; Value ; From ; To                 ;
+----------------+-------+------+--------------------+
; POWER_UP_LEVEL ; Low   ; -    ; cnt[1]             ;
; POWER_UP_LEVEL ; Low   ; -    ; cnt[0]             ;
; POWER_UP_LEVEL ; Low   ; -    ; cnt[2]             ;
; POWER_UP_LEVEL ; Low   ; -    ; cnt[3]             ;
; POWER_UP_LEVEL ; Low   ; -    ; cnt[4]             ;
; POWER_UP_LEVEL ; Low   ; -    ; cnt[5]             ;
; POWER_UP_LEVEL ; Low   ; -    ; series_addr1[0]    ;
; POWER_UP_LEVEL ; Low   ; -    ; series_addr1[1]    ;
; POWER_UP_LEVEL ; Low   ; -    ; series_addr1[2]    ;
; POWER_UP_LEVEL ; Low   ; -    ; series_addr1[3]    ;
; POWER_UP_LEVEL ; Low   ; -    ; series_addr1[4]    ;
+----------------+-------+------+--------------------+


+-------------------------------+
; Analysis & Synthesis Messages ;
+-------------------------------+
Info: *******************************************************************
Info: Running Quartus II Analysis & Synthesis
    Info: Version 6.0 Build 178 04/27/2006 SJ Full Version
    Info: Processing started: Tue Apr 08 23:25:05 2008
Info: Command: quartus_map --read_settings_files=on --write_settings_files=off counter2 -c counter2
Info: Found 2 design units, including 1 entities, in source file counter2.vhd
    Info: Found design unit 1: counter2-a
    Info: Found entity 1: counter2
Info: Elaborating entity "counter2" for the top level hierarchy
Info: Implemented 26 device resources after synthesis - the final resource count might be different
    Info: Implemented 2 input pins
    Info: Implemented 6 output pins
    Info: Implemented 18 logic cells
Info: Quartus II Analysis & Synthesis was successful. 0 errors, 0 warnings
    Info: Processing ended: Tue Apr 08 23:25:06 2008
    Info: Elapsed time: 00:00:02


⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -