⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 sm_rxfifo.v

📁 FPGA直接读取SD卡扇区数据
💻 V
字号:
//////////////////////////////////////////////////////////////////////////                                                              //////// sm_RxFifo.v                                                  ////////                                                              //////// This file is part of the spiMaster opencores effort.//// <http://www.opencores.org/cores//>                           ////////                                                              //////// Module Description:                                          ////////  parameterized RxFifo wrapper. Min depth = 2, Max depth = 65536////  fifo read access via bus interface, fifo write access is direct//// ////                                                              //////// To Do:                                                       //////// ////                                                              //////// Author(s):                                                   //////// - Steve Fielding, sfielding@base2designs.com                 ////////                                                              //////////////////////////////////////////////////////////////////////////////                                                              //////// Copyright (C) 2008 Steve Fielding and OPENCORES.ORG          ////////                                                              //////// This source file may be used and distributed without         //////// restriction provided that this copyright statement is not    //////// removed from the file and that any derivative work contains  //////// the original copyright notice and the associated disclaimer. ////////                                                              //////// This source file is free software; you can redistribute it   //////// and/or modify it under the terms of the GNU Lesser General   //////// Public License as published by the Free Software Foundation; //////// either version 2.1 of the License, or (at your option) any   //////// later version.                                               ////////                                                              //////// This source is distributed in the hope that it will be       //////// useful, but WITHOUT ANY WARRANTY; without even the implied   //////// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      //////// PURPOSE. See the GNU Lesser General Public License for more  //////// details.                                                     ////////                                                              //////// You should have received a copy of the GNU Lesser General    //////// Public License along with this source; if not, download it   //////// from <http://www.opencores.org/lgpl.shtml>                   ////////                                                              ////////////////////////////////////////////////////////////////////////////`include "timescale.v"module sm_RxFifo(  busClk,  spiSysClk,  rstSyncToBusClk,   rstSyncToSpiClk,   fifoWEn,   fifoFull,  busAddress,   busWriteEn,   busStrobe_i,  busFifoSelect,  busDataIn,   busDataOut,  fifoDataIn  );  //FIFO_DEPTH = 2^ADDR_WIDTH  parameter FIFO_DEPTH = 64;   parameter ADDR_WIDTH = 6;     input busClk; input spiSysClk; input rstSyncToBusClk; input rstSyncToSpiClk; input fifoWEn;output fifoFull;input [2:0] busAddress; input busWriteEn; input busStrobe_i;input busFifoSelect;input [7:0] busDataIn; output [7:0] busDataOut;input [7:0] fifoDataIn;wire busClk; wire spiSysClk; wire rstSyncToBusClk; wire rstSyncToSpiClk; wire fifoWEn; wire fifoFull;wire [2:0] busAddress; wire busWriteEn; wire busStrobe_i;wire busFifoSelect;wire [7:0] busDataIn; wire [7:0] busDataOut;wire [7:0] fifoDataIn;//internal wires and regswire [7:0] dataFromFifoToBus;wire fifoREn;wire forceEmptySyncToBusClk;wire forceEmptySyncToSpiClk;wire [15:0] numElementsInFifo;wire fifoEmpty;   //not usedsm_fifoRTL #(8, FIFO_DEPTH, ADDR_WIDTH) u_sm_fifo(  .wrClk(spiSysClk),   .rdClk(busClk),   .rstSyncToWrClk(rstSyncToSpiClk),   .rstSyncToRdClk(rstSyncToBusClk),   .dataIn(fifoDataIn),   .dataOut(dataFromFifoToBus),   .fifoWEn(fifoWEn),   .fifoREn(fifoREn),   .fifoFull(fifoFull),   .fifoEmpty(fifoEmpty),   .forceEmptySyncToWrClk(forceEmptySyncToSpiClk),   .forceEmptySyncToRdClk(forceEmptySyncToBusClk),   .numElementsInFifo(numElementsInFifo) );  sm_RxfifoBI u_sm_RxfifoBI(  .address(busAddress),   .writeEn(busWriteEn),   .strobe_i(busStrobe_i),  .busClk(busClk),   .spiSysClk(spiSysClk),   .rstSyncToBusClk(rstSyncToBusClk),   .fifoSelect(busFifoSelect),  .fifoDataIn(dataFromFifoToBus),  .busDataIn(busDataIn),   .busDataOut(busDataOut),  .fifoREn(fifoREn),  .forceEmptySyncToBusClk(forceEmptySyncToBusClk),  .forceEmptySyncToSpiClk(forceEmptySyncToSpiClk),  .numElementsInFifo(numElementsInFifo)  );endmodule

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -