📄 run1_map.map
字号:
Release 9.1i Map J.30Xilinx Map Application Log File for Design 'counter'Design Information------------------Command Line : D:\Xilinx91i\bin\nt\map.exe -p xc3s400-4pq208 -timing -ol high
-xe n D:/ise_book/Example-4-1/xplorer/counter.ngd -o
D:/ise_book/Example-4-1/xplorer/run1_map.ncd
D:/ise_book/Example-4-1/xplorer/run1.pcf Target Device : xc3s400Target Package : pq208Target Speed : -4Mapper Version : spartan3 -- $Revision: 1.36 $Mapped Date : Tue Dec 12 08:56:15 2006Mapping design into LUTs...Writing file D:/ise_book/Example-4-1/xplorer/run1_map.ngm...Running directed packing...Running delay-based LUT packing...Running timing-driven packing...Phase 1.1Phase 1.1 (Checksum:9896be) REAL time: 1 secs Phase 2.7Phase 2.7 (Checksum:1312cfe) REAL time: 1 secs Phase 3.31Phase 3.31 (Checksum:1c9c37d) REAL time: 1 secs Phase 4.2.Phase 4.2 (Checksum:26259fc) REAL time: 1 secs Phase 5.3Phase 5.3 (Checksum:2faf07b) REAL time: 1 secs Phase 6.5Phase 6.5 (Checksum:39386fa) REAL time: 1 secs Phase 7.4.Phase 7.4 (Checksum:42c1d79) REAL time: 4 secs Phase 8.28Phase 8.28 (Checksum:4c4b3f8) REAL time: 4 secs Phase 9.8...............................Phase 9.8 (Checksum:99aad3) REAL time: 4 secs Phase 10.29Phase 10.29 (Checksum:5f5e0f6) REAL time: 4 secs Phase 11.5Phase 11.5 (Checksum:68e7775) REAL time: 4 secs Phase 12.18Phase 12.18 (Checksum:7270df4) REAL time: 4 secs Phase 13.5Phase 13.5 (Checksum:7bfa473) REAL time: 4 secs REAL time consumed by placer: 4 secs CPU time consumed by placer: 4 secs Inspecting route info ...Route info done.Design Summary--------------Design Summary:Number of errors: 0Number of warnings: 2Logic Utilization: Number of Slice Flip Flops: 38 out of 7,168 1% Number of 4 input LUTs: 38 out of 7,168 1%Logic Distribution: Number of occupied Slices: 19 out of 3,584 1% Number of Slices containing only related logic: 19 out of 19 100% Number of Slices containing unrelated logic: 0 out of 19 0% *See NOTES below for an explanation of the effects of unrelated logicTotal Number of 4 input LUTs: 38 out of 7,168 1% Number of bonded IOBs: 19 out of 141 13% Number of GCLKs: 1 out of 8 12%Total equivalent gate count for design: 760Additional JTAG gate count for IOBs: 912Peak Memory Usage: 165 MBTotal REAL time to MAP completion: 9 secs Total CPU time to MAP completion: 9 secs Mapping completed.See MAP report file "D:/ise_book/Example-4-1/xplorer/run1_map.mrp" for details.
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -