📄 clockrun.rpt
字号:
Fan-In Fan-Out
IOC LC EC Row Col Primitive Code INP FBK OUT FBK Name
- 5 - A 06 OR2 ! 0 2 0 5 |LPM_ADD_SUB:365|addcore:adder|:59
- 5 - A 18 AND2 0 2 0 1 |LPM_ADD_SUB:563|addcore:adder|:59
- 7 - A 18 OR2 0 4 0 1 |LPM_ADD_SUB:563|addcore:adder|:77
- 2 - B 23 AND2 0 2 0 1 |LPM_ADD_SUB:838|addcore:adder|:59
- 6 - B 23 AND2 0 3 0 1 |LPM_ADD_SUB:838|addcore:adder|:63
- 3 - B 23 DFFE + 1 2 1 1 seclow3 (:43)
- 1 - B 23 DFFE + 1 2 1 2 seclow2 (:44)
- 7 - B 23 DFFE + 1 2 1 3 seclow1 (:45)
- 5 - B 23 DFFE + 1 0 1 4 seclow0 (:46)
- 5 - A 16 DFFE + 1 1 1 2 sechigh2 (:47)
- 4 - A 16 DFFE + 1 1 1 3 sechigh1 (:48)
- 1 - A 16 DFFE + 1 1 1 3 sechigh0 (:49)
- 1 - A 18 DFFE + 1 2 1 3 minlow3 (:50)
- 8 - B 23 DFFE + 1 2 1 3 minlow2 (:51)
- 6 - A 18 DFFE + 1 2 1 4 minlow1 (:52)
- 2 - A 16 DFFE + 1 2 1 4 minlow0 (:53)
- 5 - A 19 DFFE + 1 2 1 6 minhigh2 (:54)
- 7 - A 21 DFFE + 1 3 1 6 minhigh1 (:55)
- 2 - A 21 DFFE + 1 1 1 6 minhigh0 (:56)
- 1 - A 02 DFFE + 1 2 1 3 hourlow3 (:57)
- 6 - A 02 DFFE + 1 2 1 4 hourlow2 (:58)
- 6 - A 12 DFFE +s 1 3 1 0 hourlow1~1 (~59~1)
- 8 - A 12 DFFE + 1 3 1 4 hourlow1 (:59)
- 1 - A 06 DFFE +s 1 1 1 0 hourlow0~1 (~60~1)
- 2 - A 06 DFFE + 1 1 1 4 hourlow0 (:60)
- 4 - A 12 AND2 s 0 4 0 1 hourhigh1~1 (~61~1)
- 3 - A 12 DFFE + 1 2 0 2 hourhigh1 (:61)
- 2 - A 12 DFFE + 1 2 0 3 hourhigh0 (:62)
- 8 - A 21 AND2 s 0 4 0 1 ~219~1
- 2 - A 19 AND2 s 0 2 0 1 ~219~2
- 8 - A 16 AND2 s 0 4 0 4 ~219~3
- 3 - A 02 AND2 s 0 2 0 1 ~219~4
- 7 - A 02 AND2 s 0 4 0 1 ~219~5
- 4 - B 23 AND2 0 4 0 14 :219
- 3 - A 16 AND2 0 3 0 9 :235
- 2 - A 18 AND2 0 4 0 8 :251
- 5 - A 12 AND2 s 0 2 0 2 ~292~1
- 3 - A 06 AND2 0 4 0 4 :292
- 2 - A 02 OR2 s 0 3 0 1 ~311~1
- 4 - A 02 OR2 s 0 4 0 2 ~507~1
- 1 - A 24 AND2 s 0 4 0 4 ~513~1
- 5 - A 21 OR2 0 4 0 1 :609
- 4 - A 21 OR2 s 0 4 0 1 ~610~1
- 8 - A 18 OR2 0 4 0 1 :726
- 4 - A 18 OR2 0 4 0 1 :732
- 3 - A 18 OR2 0 4 0 1 :738
- 1 - A 19 OR2 0 3 0 1 :750
- 7 - A 16 OR2 0 4 0 1 :884
- 6 - A 16 OR2 0 4 0 1 :890
- 6 - A 21 OR2 s 0 4 0 1 ~932~1
- 1 - A 21 AND2 s ! 0 3 0 3 ~938~1
- 8 - A 02 OR2 s 0 4 0 1 ~944~1
- 5 - A 02 OR2 s 0 3 0 1 ~950~1
- 7 - A 12 OR2 s 0 4 0 2 ~956~1
- 3 - A 21 AND2 s ! 0 4 0 8 ~962~1
- 1 - A 12 OR2 s 0 4 0 1 ~968~1
Code:
s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
p = Packed register
Device-Specific Information:e:\pc-2lab2\max2work\vhdlwork\autoring\clockrun.rpt
clockrun
** FASTTRACK INTERCONNECT UTILIZATION **
Row FastTrack Interconnect:
Global Left Half- Right Half-
FastTrack FastTrack FastTrack
Row Interconnect Interconnect Interconnect Input Pins Output Pins Bidir Pins
A: 23/ 96( 23%) 9/ 48( 18%) 10/ 48( 20%) 1/16( 6%) 9/16( 56%) 0/16( 0%)
B: 4/ 96( 4%) 0/ 48( 0%) 4/ 48( 8%) 3/16( 18%) 4/16( 25%) 0/16( 0%)
C: 0/ 96( 0%) 0/ 48( 0%) 1/ 48( 2%) 0/16( 0%) 1/16( 6%) 0/16( 0%)
Column FastTrack Interconnect:
FastTrack
Column Interconnect Input Pins Output Pins Bidir Pins
01: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
02: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
03: 1/24( 4%) 1/4( 25%) 0/4( 0%) 0/4( 0%)
04: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
05: 1/24( 4%) 0/4( 0%) 1/4( 25%) 0/4( 0%)
06: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
07: 1/24( 4%) 1/4( 25%) 0/4( 0%) 0/4( 0%)
08: 1/24( 4%) 1/4( 25%) 0/4( 0%) 0/4( 0%)
09: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
10: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
11: 1/24( 4%) 0/4( 0%) 1/4( 25%) 0/4( 0%)
12: 1/24( 4%) 1/4( 25%) 0/4( 0%) 0/4( 0%)
13: 1/24( 4%) 1/4( 25%) 0/4( 0%) 0/4( 0%)
14: 1/24( 4%) 1/4( 25%) 0/4( 0%) 0/4( 0%)
15: 1/24( 4%) 0/4( 0%) 1/4( 25%) 0/4( 0%)
16: 1/24( 4%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
17: 1/24( 4%) 0/4( 0%) 1/4( 25%) 0/4( 0%)
18: 2/24( 8%) 0/4( 0%) 1/4( 25%) 0/4( 0%)
19: 2/24( 8%) 2/4( 50%) 0/4( 0%) 0/4( 0%)
20: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
21: 1/24( 4%) 1/4( 25%) 0/4( 0%) 0/4( 0%)
22: 1/24( 4%) 1/4( 25%) 0/4( 0%) 0/4( 0%)
23: 2/24( 8%) 1/4( 25%) 1/4( 25%) 0/4( 0%)
24: 2/24( 8%) 1/4( 25%) 0/4( 0%) 0/4( 0%)
EA: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
Device-Specific Information:e:\pc-2lab2\max2work\vhdlwork\autoring\clockrun.rpt
clockrun
** CLOCK SIGNALS **
Type Fan-out Name
INPUT 22 clk
Device-Specific Information:e:\pc-2lab2\max2work\vhdlwork\autoring\clockrun.rpt
clockrun
** EQUATIONS **
clk : INPUT;
hourhset0 : INPUT;
hourhset1 : INPUT;
hourlset0 : INPUT;
hourlset1 : INPUT;
hourlset2 : INPUT;
hourlset3 : INPUT;
minhset0 : INPUT;
minhset1 : INPUT;
minhset2 : INPUT;
minlset0 : INPUT;
minlset1 : INPUT;
minlset2 : INPUT;
minlset3 : INPUT;
sechset0 : INPUT;
sechset1 : INPUT;
sechset2 : INPUT;
seclset0 : INPUT;
seclset1 : INPUT;
seclset2 : INPUT;
seclset3 : INPUT;
settime : INPUT;
-- Node name is 'hourhdis0'
-- Equation name is 'hourhdis0', type is output
hourhdis0 = _LC1_A6;
-- Node name is 'hourhdis1'
-- Equation name is 'hourhdis1', type is output
hourhdis1 = _LC6_A12;
-- Node name is ':62' = 'hourhigh0'
-- Equation name is 'hourhigh0', location is LC2_A12, type is buried.
hourhigh0 = DFFE( _EQ001, GLOBAL( clk), !(GLOBAL( settime) & !hourhset0), !(GLOBAL( settime) & hourhset0), VCC);
_EQ001 = hourhigh0 & _LC3_A21
# hourhigh0 & !_LC3_A6
# !hourhigh0 & _LC3_A6 & !_LC3_A21;
-- Node name is '~61~1' = 'hourhigh1~1'
-- Equation name is '~61~1', location is LC4_A12, type is buried.
-- synthesized logic cell
_LC4_A12 = LCELL( _EQ002);
_EQ002 = hourhigh0 & !hourhigh1 & _LC3_A6 & !_LC3_A21;
-- Node name is ':61' = 'hourhigh1'
-- Equation name is 'hourhigh1', location is LC3_A12, type is buried.
hourhigh1 = DFFE( _EQ003, GLOBAL( clk), !(GLOBAL( settime) & !hourhset1), !(GLOBAL( settime) & hourhset1), VCC);
_EQ003 = hourhigh1 & _LC1_A12
# _LC4_A12;
-- Node name is 'hourldis0'
-- Equation name is 'hourldis0', type is output
hourldis0 = hourlow0;
-- Node name is 'hourldis1'
-- Equation name is 'hourldis1', type is output
hourldis1 = hourlow1;
-- Node name is 'hourldis2'
-- Equation name is 'hourldis2', type is output
hourldis2 = hourlow2;
-- Node name is 'hourldis3'
-- Equation name is 'hourldis3', type is output
hourldis3 = hourlow3;
-- Node name is '~60~1' = 'hourlow0~1'
-- Equation name is '~60~1', location is LC1_A6, type is buried.
-- synthesized logic cell
_LC1_A6 = DFFE( _EQ004, GLOBAL( clk), !(GLOBAL( settime) & !hourlset0), !(GLOBAL( settime) & hourlset0), VCC);
_EQ004 = _LC1_A6 & _LC3_A21
# !_LC1_A6 & !_LC3_A21;
-- Node name is ':60' = 'hourlow0'
-- Equation name is 'hourlow0', location is LC2_A6, type is buried.
hourlow0 = DFFE( _EQ005, GLOBAL( clk), !(GLOBAL( settime) & !hourlset0), !(GLOBAL( settime) & hourlset0), VCC);
_EQ005 = hourlow0 & _LC3_A21
# !hourlow0 & !_LC3_A21;
-- Node name is '~59~1' = 'hourlow1~1'
-- Equation name is '~59~1', location is LC6_A12, type is buried.
-- synthesized logic cell
_LC6_A12 = DFFE( _EQ006, GLOBAL( clk), !(GLOBAL( settime) & !hourlset1), !(GLOBAL( settime) & hourlset1), VCC);
_EQ006 = _LC5_A12 & _LC8_A16
# _LC7_A12;
-- Node name is ':59' = 'hourlow1'
-- Equation name is 'hourlow1', location is LC8_A12, type is buried.
hourlow1 = DFFE( _EQ007, GLOBAL( clk), !(GLOBAL( settime) & !hourlset1), !(GLOBAL( settime) & hourlset1), VCC);
_EQ007 = _LC5_A12 & _LC8_A16
# _LC7_A12;
-- Node name is ':58' = 'hourlow2'
-- Equation name is 'hourlow2', location is LC6_A2, type is buried.
hourlow2 = DFFE( _EQ008, GLOBAL( clk), !(GLOBAL( settime) & !hourlset2), !(GLOBAL( settime) & hourlset2), VCC);
_EQ008 = !hourlow2 & _LC3_A2
# hourlow2 & _LC5_A2;
-- Node name is ':57' = 'hourlow3'
-- Equation name is 'hourlow3', location is LC1_A2, type is buried.
hourlow3 = DFFE( _EQ009, GLOBAL( clk), !(GLOBAL( settime) & !hourlset3), !(GLOBAL( settime) & hourlset3), VCC);
_EQ009 = _LC7_A2
# hourlow3 & _LC8_A2;
-- Node name is 'minhdis0'
-- Equation name is 'minhdis0', type is output
minhdis0 = minhigh0;
-- Node name is 'minhdis1'
-- Equation name is 'minhdis1', type is output
minhdis1 = minhigh1;
-- Node name is 'minhdis2'
-- Equation name is 'minhdis2', type is output
minhdis2 = minhigh2;
-- Node name is ':56' = 'minhigh0'
-- Equation name is 'minhigh0', location is LC2_A21, type is buried.
minhigh0 = DFFE( _EQ010, GLOBAL( clk), !(GLOBAL( settime) & !minhset0), !(GLOBAL( settime) & minhset0), VCC);
_EQ010 = _LC1_A21 & minhigh0
# !_LC1_A21 & !minhigh0;
-- Node name is ':55' = 'minhigh1'
-- Equation name is 'minhigh1', location is LC7_A21, type is buried.
minhigh1 = DFFE( _EQ011, GLOBAL( clk), !(GLOBAL( settime) & !minhset1), !(GLOBAL( settime) & minhset1), VCC);
_EQ011 = _LC6_A21
# _LC2_A19 & _LC8_A21;
-- Node name is ':54' = 'minhigh2'
-- Equation name is 'minhigh2', location is LC5_A19, type is buried.
minhigh2 = DFFE( _EQ012, GLOBAL( clk), !(GLOBAL( settime) & !minhset2), !(GLOBAL( settime) & minhset2), VCC);
_EQ012 = _LC1_A19 & _LC4_B23
# !_LC4_B23 & minhigh2;
-- Node name is 'minldis0'
-- Equation name is 'minldis0', type is output
minldis0 = minlow0;
-- Node name is 'minldis1'
-- Equation name is 'minldis1', type is output
minldis1 = minlow1;
-- Node name is 'minldis2'
-- Equation name is 'minldis2', type is output
minldis2 = minlow2;
-- Node name is 'minldis3'
-- Equation name is 'minldis3', type is output
minldis3 = minlow3;
-- Node name is ':53' = 'minlow0'
-- Equation name is 'minlow0', location is LC2_A16, type is buried.
minlow0 = DFFE( _EQ013, GLOBAL( clk), !(GLOBAL( settime) & !minlset0), !(GLOBAL( settime) & minlset0), VCC);
_EQ013 = !_LC3_A16 & minlow0
# _LC3_A16 & _LC4_B23 & !minlow0
# !_LC4_B23 & minlow0;
-- Node name is ':52' = 'minlow1'
-- Equation name is 'minlow1', location is LC6_A18, type is buried.
minlow1 = DFFE( _EQ014, GLOBAL( clk), !(GLOBAL( settime) & !minlset1), !(GLOBAL( settime) & minlset1), VCC);
_EQ014 = _LC3_A18 & _LC4_B23
# !_LC4_B23 & minlow1;
-- Node name is ':51' = 'minlow2'
-- Equation name is 'minlow2', location is LC8_B23, type is buried.
minlow2 = DFFE( _EQ015, GLOBAL( clk), !(GLOBAL( settime) & !minlset2), !(GLOBAL( settime) & minlset2), VCC);
_EQ015 = _LC4_A18 & _LC4_B23
# !_LC4_B23 & minlow2;
-- Node name is ':50' = 'minlow3'
-- Equation name is 'minlow3', location is LC1_A18, type is buried.
minlow3 = DFFE( _EQ016, GLOBAL( clk), !(GLOBAL( settime) & !minlset3), !(GLOBAL( settime) & minlset3), VCC);
_EQ016 = _LC4_B23 & _LC8_A18
# !_LC4_B23 & minlow3;
-- Node name is 'sechdis0'
-- Equation name is 'sechdis0', type is output
sechdis0 = sechigh0;
-- Node name is 'sechdis1'
-- Equation name is 'sechdis1', type is output
sechdis1 = sechigh1;
-- Node name is 'sechdis2'
-- Equation name is 'sechdis2', type is output
sechdis2 = sechigh2;
-- Node name is ':49' = 'sechigh0'
-- Equation name is 'sechigh0', location is LC1_A16, type is buried.
sechigh0 = DFFE( _EQ017, GLOBAL( clk), !(GLOBAL( settime) & !sechset0), !(GLOBAL( settime) & sechset0), VCC);
_EQ017 = !_LC4_B23 & sechigh0
# _LC4_B23 & !sechigh0;
-- Node name is ':48' = 'sechigh1'
-- Equation name is 'sechigh1', location is LC4_A16, type is buried.
sechigh1 = DFFE( _LC6_A16, GLOBAL( clk), !(GLOBAL( settime) & !sechset1), !(GLOBAL( settime) & sechset1), VCC);
-- Node name is ':47' = 'sechigh2'
-- Equation name is 'sechigh2', location is LC5_A16, type is buried.
sechigh2 = DFFE( _LC7_A16, GLOBAL( clk), !(GLOBAL( settime) & !sechset2), !(GLOBAL( settime) & sechset2), VCC);
-- Node name is 'secldis0'
-- Equation name is 'secldis0', type is output
secldis0 = seclow0;
-- Node name is 'secldis1'
-- Equation name is 'secldis1', type is output
secldis1 = seclow1;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -