📄 proc-arm1020.s
字号:
mov r0, r0 mov r0, r0#endif mov pc, lr/* * cpu_arm1020_dcache_clean_entry(addr) * * Clean the specified entry of any caches such that the MMU * translation fetches will obtain correct data. * * addr: cache-unaligned virtual address */ .align 5ENTRY(cpu_arm1020_dcache_clean_entry) mov r1, #0 mcr p15, 0, r1, c7, c10, 4#ifdef CONFIG_CPU_ARM1020_D_CACHE_ON mcr p15, 0, r0, c7, c10, 1 @ clean single D entry mcr p15, 0, r1, c7, c10, 4 @ drain WB#endif#ifdef CONFIG_CPU_ARM1020_I_CACHE_ON mcr p15, 0, r1, c7, c5, 1 @ invalidate I entry#endif#ifdef CONFIG_CPU_ARM1020_BRANCH_PREDICTION mov r1, r1 mov r1, r1#endif mov pc, lr/* ================================ I-CACHE =============================== *//* * cpu_arm1020_icache_invalidate_range(start, end) * * invalidate a range of virtual addresses from the Icache * * start: virtual start address * end: virtual end address */ .align 5ENTRY(cpu_arm1020_icache_invalidate_range)1: mcr p15, 0, r0, c7, c10, 4#ifdef CONFIG_CPU_ARM1020_D_CACHE_ON mcr p15, 0, r0, c7, c10, 1 @ Clean D entry mcr p15, 0, r0, c7, c10, 4 @ drain WB add r0, r0, #DCACHELINESIZE mcr p15, 0, r0, c7, c10, 1 @ Clean D entry mcr p15, 0, r0, c7, c10, 4 @ drain WB#endif#ifdef CONFIG_CPU_ARM1020_BRANCH_PREDICTION mov r0, r0#endif add r0, r0, #DCACHELINESIZE cmp r0, r1 blo 1bENTRY(cpu_arm1020_icache_invalidate_page) mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache#ifdef CONFIG_CPU_ARM1020_BRANCH_PREDICTION mov r0, r0 mov r0, r0#endif mov pc, lr/* ================================== TLB ================================= *//* * cpu_arm1020_tlb_invalidate_all() * * Invalidate all TLB entries */ .align 5ENTRY(cpu_arm1020_tlb_invalidate_all) mov r0, #0 mcr p15, 0, r0, c7, c10, 4 @ drain WB mcr p15, 0, r0, c8, c7, 0 @ invalidate I & D tlbs#ifdef CONFIG_CPU_ARM1020_BRANCH_PREDICTION mov r0, r0 mov r0, r0#endif mov pc, lr/* * cpu_arm1020_tlb_invalidate_range(start, end) * * invalidate TLB entries covering the specified range * * start: range start address * end: range end address */ .align 5ENTRY(cpu_arm1020_tlb_invalidate_range) sub r3, r1, r0 cmp r3, #256 * PAGESIZE bhi cpu_arm1020_tlb_invalidate_all mov r3, #0 mcr p15, 0, r3, c7, c10, 4 @ drain WB1: mcr p15, 0, r0, c8, c6, 1 @ invalidate D TLB entry mcr p15, 0, r0, c8, c5, 1 @ invalidate I TLB entry add r0, r0, #PAGESIZE#ifdef CONFIG_CPU_ARM1020_BRANCH_PREDICTION mov r0, r0#endif cmp r0, r1 blt 1b mov pc, lr/* * cpu_arm1020_tlb_invalidate_page(page, flags) * * invalidate the TLB entries for the specified page. * * page: page to invalidate * flags: non-zero if we include the I TLB */ .align 5ENTRY(cpu_arm1020_tlb_invalidate_page) mov r3, #0 mcr p15, 0, r3, c7, c10, 4 @ drain WB#ifdef CONFIG_CPU_ARM1020_BRANCH_PREDICTION mov r0, r0 mov r0, r0#endif teq r1, #0 mcr p15, 0, r0, c8, c6, 1 @ invalidate D TLB entry mcrne p15, 0, r0, c8, c5, 1 @ invalidate I TLB entry#ifdef CONFIG_CPU_ARM1020_BRANCH_PREDICTION mov r0, r0 mov r0, r0#endif mov pc, lr/* =============================== PageTable ============================== *//* * cpu_arm1020_set_pgd(pgd) * * Set the translation base pointer to be as described by pgd. * * pgd: new page tables */ .align 5ENTRY(cpu_arm1020_set_pgd)#ifdef CONFIG_CPU_ARM1020_D_CACHE_ON mcr p15, 0, r3, c7, c10, 4 mov r1, #0xF @ 16 segments1: mov r3, #0x3F @ 64 entries2: mov ip, r3, LSL #26 @ shift up entry orr ip, ip, r1, LSL #5 @ shift in/up index mcr p15, 0, ip, c7, c14, 2 @ Clean & Inval DCache entry mov ip, #0 mcr p15, 0, ip, c7, c10, 4#ifdef CONFIG_CPU_ARM1020_BRANCH_PREDICTION mov ip, ip#endif subs r3, r3, #1 cmp r3, #0 bge 2b @ entries 3F to 0 subs r1, r1, #1 cmp r1, #0 bge 1b @ segments 15 to 0#endif mov r1, #0#ifdef CONFIG_CPU_ARM1020_I_CACHE_ON mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache#endif mcr p15, 0, r1, c7, c10, 4 @ drain WB mcr p15, 0, r0, c2, c0, 0 @ load page table pointer mcr p15, 0, r1, c8, c7, 0 @ invalidate I & D TLBs#ifdef CONFIG_CPU_ARM1020_BRANCH_PREDICTION mov ip, ip mov ip, ip#endif mov pc, lr /* * cpu_arm1020_set_pmd(pmdp, pmd) * * Set a level 1 translation table entry, and clean it out of * any caches such that the MMUs can load it correctly. * * pmdp: pointer to PMD entry * pmd: PMD value to store */ .align 5ENTRY(cpu_arm1020_set_pmd)#ifdef CONFIG_CPU_ARM1020_FORCE_WRITE_THROUGH eor r2, r1, #0x0a @ C & Section tst r2, #0x0b biceq r1, r1, #4 @ clear bufferable bit#endif str r1, [r0]#ifdef CONFIG_CPU_ARM1020_D_CACHE_ON mcr p15, 0, r0, c7, c10, 4 mcr p15, 0, r0, c7, c10, 1 @ clean D entry (drain is done by TLB fns)#endif mcr p15, 0, r0, c7, c10, 4 @ drain WB#ifdef CONFIG_CPU_ARM1020_BRANCH_PREDICTION mov r0, r0 mov r0, r0#endif mov pc, lr/* * cpu_arm1020_set_pte(ptep, pte) * * Set a PTE and flush it out */ .align 5ENTRY(cpu_arm1020_set_pte) str r1, [r0], #-1024 @ linux version eor r1, r1, #LPTE_PRESENT | LPTE_YOUNG | LPTE_WRITE | LPTE_DIRTY bic r2, r1, #0xff0 bic r2, r2, #3 orr r2, r2, #HPTE_TYPE_SMALL tst r1, #LPTE_USER | LPTE_EXEC @ User or Exec? orrne r2, r2, #HPTE_AP_READ tst r1, #LPTE_WRITE | LPTE_DIRTY @ Write and Dirty? orreq r2, r2, #HPTE_AP_WRITE tst r1, #LPTE_PRESENT | LPTE_YOUNG @ Present and Young? movne r2, #0#ifdef CONFIG_CPU_ARM1020_FORCE_WRITE_THROUGH eor r3, r1, #0x0a @ C & small page? tst r3, #0x0b biceq r2, r2, #4#endif str r2, [r0] @ hardware version mov r0, r0#ifdef CONFIG_CPU_ARM1020_D_CACHE_ON mcr p15, 0, r0, c7, c10, 4 mcr p15, 0, r0, c7, c10, 1 @ clean D entry#endif mcr p15, 0, r0, c7, c10, 4 @ drain WB#ifdef CONFIG_CPU_ARM1020_BRANCH_PREDICTION mov r0, r0 mov r0, r0#endif mov pc, lrcpu_manu_name: .asciz "ARM/VLSI"ENTRY(cpu_arm1020_name) .ascii "Arm1020"#if defined(CONFIG_CPU_ARM1020_CPU_IDLE) .ascii "s"#endif#if defined(CONFIG_CPU_ARM1020_I_CACHE_ON) .ascii "i"#endif#if defined(CONFIG_CPU_ARM1020_D_CACHE_ON) .ascii "d"#if defined(CONFIG_CPU_ARM1020_FORCE_WRITE_THROUGH) .ascii "(wt)"#else .ascii "(wb)"#endif#endif#ifdef CONFIG_CPU_ARM1020_BRANCH_PREDICTION .ascii "B"#endif#ifdef CONFIG_CPU_ARM1020_ROUND_ROBIN .ascii "RR"#endif .ascii "\0" .align .section ".text.init", #alloc, #execinstr__arm1020_setup: mov r0, #0 mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4 mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4 mcr p15, 0, r4, c2, c0 @ load page table pointer mov r0, #0x1f @ Domains 0, 1 = client mcr p15, 0, r0, c3, c0 @ load domain access register mrc p15, 0, r0, c1, c0 @ get control register v4/* * Clear out 'unwanted' bits (then put them in if we need them) */ bic r0, r0, #0x0e00 @ ....??r......... bic r0, r0, #0x0002 @ ..............a. bic r0, r0, #0x000c @ W,D bic r0, r0, #0x1000 @ I/* * Turn on what we want */ orr r0, r0, #0x0031 @ ..........DP...M orr r0, r0, #0x0100 @ .......S........#ifdef CONFIG_CPU_ARM1020_ROUND_ROBIN orr r0, r0, #0x4000 @ .R..............#endif#ifdef CONFIG_CPU_ARM1020_BRANCH_PREDICTION orr r0, r0, #0x0800 @ ....Z...........#endif#ifdef CONFIG_CPU_ARM1020_D_CACHE_ON orr r0, r0, #0x0004 @ Enable D cache#endif#ifdef CONFIG_CPU_ARM1020_I_CACHE_ON orr r0, r0, #0x1000 @ I Cache on#endif mov pc, lr .text/* * Purpose : Function pointers used to access above functions - all calls * come through these */ .type arm1020_processor_functions, #objectarm1020_processor_functions: .word cpu_arm1020_data_abort .word cpu_arm1020_check_bugs .word cpu_arm1020_proc_init .word cpu_arm1020_proc_fin .word cpu_arm1020_reset .word cpu_arm1020_do_idle /* cache */ .word cpu_arm1020_cache_clean_invalidate_all .word cpu_arm1020_cache_clean_invalidate_range .word cpu_arm1020_flush_ram_page /* dcache */ .word cpu_arm1020_dcache_invalidate_range .word cpu_arm1020_dcache_clean_range .word cpu_arm1020_dcache_clean_page .word cpu_arm1020_dcache_clean_entry /* icache */ .word cpu_arm1020_icache_invalidate_range .word cpu_arm1020_icache_invalidate_page /* tlb */ .word cpu_arm1020_tlb_invalidate_all .word cpu_arm1020_tlb_invalidate_range .word cpu_arm1020_tlb_invalidate_page /* pgtable */ .word cpu_arm1020_set_pgd .word cpu_arm1020_set_pmd .word cpu_arm1020_set_pte .size arm1020_processor_functions, . - arm1020_processor_functions .type cpu_arm1020_info, #objectcpu_arm1020_info: .long cpu_manu_name .long cpu_arm1020_name .size cpu_arm1020_info, . - cpu_arm1020_info .type cpu_arch_name, #objectcpu_arch_name: .asciz "armv4" .size cpu_arch_name, . - cpu_arch_name .type cpu_elf_name, #objectcpu_elf_name: .asciz "v4" .size cpu_elf_name, . - cpu_elf_name .align .section ".proc.info", #alloc, #execinstr .type __arm1020_proc_info,#object__arm1020_proc_info: .long 0x4100a200 .long 0xff00fff0 .long 0x00000c02 @ mmuflags b __arm1020_setup .long cpu_arch_name .long cpu_elf_name .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB .long cpu_arm1020_info .long arm1020_processor_functions .size __arm1020_proc_info, . - __arm1020_proc_info
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -