⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 i2s.h

📁 本源码支持blackfin系列DSP的jtag协议转换
💻 H
字号:
/* * $Id: i2s.h,v 1.1.1.1 2005/03/18 15:03:17 klingler Exp $ * * XScale PXA26x/PXA255/PXA250/PXA210 I2S Registers * Copyright (C) 2002, 2003 ETC s.r.o. * All rights reserved. * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions * are met: * 1. Redistributions of source code must retain the above copyright *    notice, this list of conditions and the following disclaimer. * 2. Redistributions in binary form must reproduce the above copyright *    notice, this list of conditions and the following disclaimer in the *    documentation and/or other materials provided with the distribution. * 3. Neither the name of the ETC s.r.o. nor the names of its contributors *    may be used to endorse or promote products derived from this software *    without specific prior written permission. * * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. * * Written by Marcel Telka <marcel@telka.sk>, 2002, 2003. * * Documentation: * [1] Intel Corporation, "Intel PXA250 and PXA210 Application Processors *     Developer's Manual", February 2002, Order Number: 278522-001 * [2] Intel Corporation, "Intel PXA26x Processor Family Developer's Manual", *     March 2003, Order Number: 278638-002 * [3] Intel Corporation, "Intel PXA255 Processor Developer's Manual" *     March 2003, Order Number: 278693-001 * */#ifndef	PXA2X0_I2S_H#define	PXA2X0_I2S_H#include <common.h>#if LANGUAGE == C#include <stdint.h>#endif#if defined(PXA2X0_NOPXA250) && !defined(PXA2X0_NOPXA255)#define PXA2X0_NOPXA255#endif#if defined(PXA2X0_NOPXA255) && !defined(PXA2X0_NOPXA260)#define PXA2X0_NOPXA260#endif/* I2S Registers */#define	I2S_BASE	0x40400000#if LANGUAGE == Ctypedef volatile struct I2S_registers {	uint32_t sacr0;	uint32_t sacr1;	uint32_t __reserved1;	uint32_t sasr0;	uint32_t __reserved2;	uint32_t saimr;	uint32_t saicr;	uint32_t __reserved3[17];	uint32_t sadiv;	uint32_t __reserved4[7];	uint32_t sadr;} I2S_registers_t;#ifdef PXA2X0_UNMAPPED#define	I2S_pointer		((I2S_registers_t*) I2S_BASE)#endif#define	SACR0			I2S_pointer->sacr0#define	SACR1			I2S_pointer->sacr1#define	SASR0			I2S_pointer->sasr0#define	SAIMR			I2S_pointer->saimr#define	SAICR			I2S_pointer->saicr#define	SADIV			I2S_pointer->sadiv#define	SADR			I2S_pointer->sadr#endif /* LANGUAGE == C */#define	SACR0_OFFSET		0x00#define	SACR1_OFFSET		0x04#define	SASR0_OFFSET		0x0C#define	SAIMR_OFFSET		0x14#define	SAICR_OFFSET		0x18#define	SADIV_OFFSET		0x60#define	SADR_OFFSET		0x80/* SACR0 bits - see Table 14-3 in [1], Table 14-3 in [2], Table 14-3 in [3] */#define	SACR0_RFTH_MASK		bits(15,12)#define	SACR0_RFTH(x)		bits_val(15,12,x)#define	get_SACR0_RFTH(x)	bits_get(15,12,x)#define	SACR0_TFTH_MASK		bits(11,8)#define	SACR0_TFTH(x)		bits_val(11,8,x)#define	get_SACR0_TFTH(x)	bits_get(11,8,x)#define	SACR0_STRF		bit(5)#define	SACR0_EFWR		bit(4)#define	SACR0_RST		bit(3)#define	SACR0_BCKD		bit(2)#define	SACR0_ENB		bit(0)/* SACR1 bits - see Table 14-6 in [1], Table 14-6 in [2], Table 14-6 in [3] */#define	SACR1_ENLBF		bit(5)#define	SACR1_DRPL		bit(4)#define	SACR1_DREC		bit(3)#define	SACR1_AMSL		bit(0)/* SASR0 bits - see Table 14-7 in [1], Table 14-7 in [2], Table 14-7 in [3] */#define	SASR0_RFL_MASK		bits(15,12)#define	SASR0_RFL(x)		bits_val(15,12,x)#define	get_SASR0_RFL(x)	bits_get(15,12,x)#define	SASR0_TFL_MASK		bits(11,8)#define	SASR0_TFL(x)		bits_val(11,8,x)#define	get_SASR0_TFL(x)	bits_get(11,8,x)#define	SASR0_ROR		bit(6)#define	SASR0_TUR		bit(5)#define	SASR0_RFS		bit(4)#define	SASR0_TFS		bit(3)#define	SASR0_BSY		bit(2)#define	SASR0_RNE		bit(1)#define	SASR0_TNF		bit(0)/* SAIMR bits - see Table 14-10 in [1], Table 14-10 in [2], Table 14-10 in [3] */#define	SAIMR_ROR		bit(6)#define	SAIMR_TUR		bit(5)#define	SAIMR_RFS		bit(4)#define	SAIMR_TFS		bit(3)/* SAICR bits - see Table 14-9 in [1], Table 14-9 in [2], Table 14-9 in [3] */#define	SAICR_ROR		bit(6)#define	SAICR_TUR		bit(5)/* SADIV bits - see Table 14-8 in [1], Table 14-8 in [2], Table 14-8 in [3] */#define	SADIV_SADIV_MASK	bits(6,0)#define	SADIV_SADIV(x)		bits_val(6,0,x)#define	get_SADIV_SADIV(x)	bits_get(6,0,x)/* SADR bits - see Table 14-11 in [1], Table 14-11 in [2], Table 14-11 in [3] */#define	SADR_DTH_MASK		bits(31,16)#define	SADR_DTH(x)		bits_val(31,16,x)#define	get_SADR_DTH(x)		bits_get(31,16,x)#define	SADR_DTL_MASK		bits(15,0)#define	SADR_DTL(x)		bits_val(15,0,x)#define	get_SADR_DTL(x)		bits_get(15,0,x)#endif /* PXA2X0_I2S_H */

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -