⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 izamax_ppc440.s

📁 Optimized GotoBLAS libraries
💻 S
字号:
/*********************************************************************//*                                                                   *//*             Optimized BLAS libraries                              *//*                     By Kazushige Goto <kgoto@tacc.utexas.edu>     *//*                                                                   *//* Copyright (c) The University of Texas, 2005. All rights reserved. *//* UNIVERSITY EXPRESSLY DISCLAIMS ANY AND ALL WARRANTIES CONCERNING  *//* THIS SOFTWARE AND DOCUMENTATION, INCLUDING ANY WARRANTIES OF      *//* MERCHANTABILITY, FITNESS FOR ANY PARTICULAR PURPOSE,              *//* NON-INFRINGEMENT AND WARRANTIES OF PERFORMANCE, AND ANY WARRANTY  *//* THAT MIGHT OTHERWISE ARISE FROM COURSE OF DEALING OR USAGE OF     *//* TRADE. NO WARRANTY IS EITHER EXPRESS OR IMPLIED WITH RESPECT TO   *//* THE USE OF THE SOFTWARE OR DOCUMENTATION.                         *//* Under no circumstances shall University be liable for incidental, *//* special, indirect, direct or consequential damages or loss of     *//* profits, interruption of business, or related expenses which may  *//* arise from use of Software or Documentation, including but not    *//* limited to those resulting from defects in Software and/or        *//* Documentation, or loss or inaccuracy of data of any kind.         *//*********************************************************************/#define ASSEMBLER#include "common.h"	#define RET	r3#define X	r4#define INCX	r5	#define N	r6#define NN	r7#define XX	r8#define PRE	r9#define	INC1	r10#define FZERO	f1#define STACKSIZE 160	PROLOGUE	PROFCODE	addi	SP, SP, -STACKSIZE	li	r0,   0	stfd	f14,    0(SP)	stfd	f15,    8(SP)	stfd	f16,   16(SP)	stfd	f17,   24(SP)	stfd	f18,   32(SP)	stfd	f19,   40(SP)	stfd	f20,   48(SP)	stfd	f21,   56(SP)	stfd	f22,   64(SP)	stfd	f23,   72(SP)	stfd	f24,   80(SP)	stfd	f25,   88(SP)	stfd	f26,   96(SP)	stfd	f27,  104(SP)	stfd	f28,  112(SP)	stfd	f29,  120(SP)	stfd	f30,  128(SP)	stfd	f31,  136(SP)	stw	r0,   144(SP)	lfs	FZERO,144(SP)#ifdef F_INTERFACE	LDINT	N,    0(r3)	LDINT	INCX, 0(INCX)#else	mr	N, r3#endif	li	RET, 0	slwi	INCX, INCX, ZBASE_SHIFT	sub	X, X, INCX	li	INC1, SIZE		li	PRE, 3 * 16 * SIZE	mr	NN, N	mr	XX, X	cmpwi	cr0, N, 0	ble-	LL(9999)	cmpwi	cr0, INCX, 0	ble-	LL(9999)	LFDUX	f1, X, INCX	LFDX	f2, X, INC1	fabs	f1, f1	fabs	f2, f2	fadd	f1, f1, f2	subi	N, N, 1	fmr	f0, f1	srawi.	r0, N, 3	fmr	f2, f1	mtspr	CTR,  r0	fmr	f3, f1	beq-	LL(150)	LFDUX	f24,   X, INCX	LFDX	f25,   X, INC1	LFDUX	f26,   X, INCX	LFDX	f27,   X, INC1	LFDUX	f28,   X, INCX	LFDX	f29,   X, INC1	LFDUX	f30,   X, INCX	LFDX	f31,   X, INC1	fabs	f8,  f24	fabs	f9,  f25	fabs	f10, f26	fabs	f11, f27	fabs	f12, f28	fabs	f13, f29	fabs	f14, f30	fabs	f15, f31	LFDUX	f24,   X, INCX	LFDX	f25,   X, INC1	LFDUX	f26,   X, INCX	LFDX	f27,   X, INC1	LFDUX	f28,   X, INCX	LFDX	f29,   X, INC1	LFDUX	f30,   X, INCX	LFDX	f31,   X, INC1	bdz	LL(120)	.align 4LL(110):	fadd	f4,  f8,  f9#ifdef PPCG4	dcbt	X, PRE#endif	fadd	f5,  f10, f11	fadd	f6,  f12, f13	fadd	f7,  f14, f15	fabs	f8,  f24	LFDUX	f24,   X, INCX	fabs	f9,  f25	LFDX	f25,   X, INC1	fabs	f10, f26	LFDUX	f26,   X, INCX	fabs	f11, f27	LFDX	f27,   X, INC1	fabs	f12, f28#if defined(PPCG4) && defined(DOUBLE)	dcbt	X, PRE#endif	fabs	f13, f29	LFDUX	f28,   X, INCX	fabs	f14, f30	LFDX	f29,   X, INC1	fabs	f15, f31	LFDUX	f30,   X, INCX	fsub	f16, f0,  f4	LFDX	f31,   X, INC1	fsub	f17, f1,  f5	fsub	f18, f2,  f6	fsub	f19, f3,  f7	fadd	f20, f8,  f9#ifdef PPCG4	dcbt	X, PRE#endif	fadd	f21, f10, f11	fadd	f22, f12, f13	fadd	f23, f14, f15	fabs	f8,  f24	LFDUX	f24,   X, INCX	fabs	f9,  f25	LFDX	f25,   X, INC1	fabs	f10, f26	LFDUX	f26,   X, INCX	fabs	f11, f27	LFDX	f27,   X, INC1	fsel	f0,  f16, f0,  f4#if defined(PPCG4) && defined(DOUBLE)	dcbt	X, PRE#endif	fsel	f1,  f17, f1,  f5	fsel	f2,  f18, f2,  f6	fsel	f3,  f19, f3,  f7	fabs	f12, f28	LFDUX	f28,   X, INCX	fabs	f13, f29	LFDX	f29,   X, INC1	fabs	f14, f30	LFDUX	f30,   X, INCX	fabs	f15, f31	LFDX	f31,   X, INC1	fsub	f16, f0,  f20	fsub	f17, f1,  f21	fsub	f18, f2,  f22	fsub	f19, f3,  f23	fsel	f0,  f16, f0,  f20	fsel	f1,  f17, f1,  f21	fsel	f2,  f18, f2,  f22	fsel	f3,  f19, f3,  f23	bdnz	LL(110)	.align 4LL(120):	fadd	f4,  f8,  f9	fadd	f5,  f10, f11	fadd	f6,  f12, f13	fadd	f7,  f14, f15	fabs	f8,  f24	fabs	f9,  f25	fabs	f10, f26	fabs	f11, f27	fabs	f12, f28	fabs	f13, f29	fabs	f14, f30	fabs	f15, f31	fsub	f16, f0,  f4	fsub	f17, f1,  f5	fsub	f18, f2,  f6	fsub	f19, f3,  f7	fadd	f20, f8,  f9	fadd	f21, f10, f11	fadd	f22, f12, f13	fadd	f23, f14, f15	fsel	f0,  f16, f0,  f4	fsel	f1,  f17, f1,  f5	fsel	f2,  f18, f2,  f6	fsel	f3,  f19, f3,  f7	fsub	f16, f0,  f20	fsub	f17, f1,  f21	fsub	f18, f2,  f22	fsub	f19, f3,  f23	fsel	f0,  f16, f0,  f20	fsel	f1,  f17, f1,  f21	fsel	f2,  f18, f2,  f22	fsel	f3,  f19, f3,  f23	.align 4LL(150):	andi.	r0,  N, 7	mtspr	CTR, r0	beq	LL(999)	.align 4LL(160):	LFDUX	f8,    X, INCX	LFDX	f9,    X, INC1	fabs	f8, f8	fabs	f9, f9	fadd	f8, f8, f9	fsub	f16, f1, f8	fsel	f1, f16, f1, f8	bdnz	LL(160)	.align 4LL(999):	fsub	f8,  f0,  f1	fsub	f9,  f2,  f3	fsel	f0,  f8,  f0,  f1	fsel	f2,  f9,  f2,  f3	fsub	f8,  f0,  f2	fsel	f1,  f8,  f0,  f2	.align 4LL(1000):	srawi.	r0, NN, 3	mtspr	CTR,  r0	beq-	LL(1150)	LFDUX	f24,   XX, INCX	LFDX	f25,   XX, INC1	LFDUX	f26,   XX, INCX	LFDX	f27,   XX, INC1	LFDUX	f28,   XX, INCX	LFDX	f29,   XX, INC1	LFDUX	f30,   XX, INCX	LFDX	f31,   XX, INC1	bdz	LL(1120)	.align 4LL(1110):	fabs	f8,  f24	LFDUX	f24,   XX, INCX	fabs	f9,  f25	LFDX	f25,   XX, INC1	fabs	f10, f26	LFDUX	f26,   XX, INCX	fabs	f11, f27	LFDX	f27,   XX, INC1#ifdef PPCG4	dcbt	XX, PRE#endif	fabs	f12, f28	LFDUX	f28,   XX, INCX	fabs	f13, f29	LFDX	f29,   XX, INC1	fabs	f14, f30	LFDUX	f30,   XX, INCX	fabs	f15, f31	LFDX	f31,   XX, INC1	fadd	f4, f8,  f9#if defined(PPCG4) && defined(DOUBLE)	dcbt	X, PRE#endif	fadd	f5, f10, f11	fadd	f6, f12, f13	fadd	f7, f14, f15	addi	RET, RET, 1	fcmpu	cr0, f1, f4	beq	cr0, LL(9999)	addi	RET, RET, 1	fcmpu	cr0, f1, f5	beq	cr0, LL(9999)	addi	RET, RET, 1	fcmpu	cr0, f1, f6	beq	cr0, LL(9999)	addi	RET, RET, 1	fcmpu	cr0, f1, f7	beq	cr0, LL(9999)	fabs	f8,  f24	LFDUX	f24,   XX, INCX	fabs	f9,  f25	LFDX	f25,   XX, INC1	fabs	f10, f26	LFDUX	f26,   XX, INCX	fabs	f11, f27	LFDX	f27,   XX, INC1#ifdef PPCG4	dcbt	XX, PRE#endif	fabs	f12, f28	LFDUX	f28,   XX, INCX	fabs	f13, f29	LFDX	f29,   XX, INC1	fabs	f14, f30	LFDUX	f30,   XX, INCX	fabs	f15, f31	LFDX	f31,   XX, INC1	fadd	f4, f8,  f9#if defined(PPCG4) && defined(DOUBLE)	dcbt	X, PRE#endif	fadd	f5, f10, f11	fadd	f6, f12, f13	fadd	f7, f14, f15	addi	RET, RET, 1	fcmpu	cr0, f1, f4	beq	cr0, LL(9999)	addi	RET, RET, 1	fcmpu	cr0, f1, f5	beq	cr0, LL(9999)	addi	RET, RET, 1	fcmpu	cr0, f1, f6	beq	cr0, LL(9999)	addi	RET, RET, 1	fcmpu	cr0, f1, f7	beq	cr0, LL(9999)	bdnz	LL(1110)	.align 4LL(1120):	fabs	f8,  f24	LFDUX	f24,   XX, INCX	fabs	f9,  f25	LFDX	f25,   XX, INC1	fabs	f10, f26	LFDUX	f26,   XX, INCX	fabs	f11, f27	LFDX	f27,   XX, INC1	fabs	f12, f28	LFDUX	f28,   XX, INCX	fabs	f13, f29	LFDX	f29,   XX, INC1	fabs	f14, f30	LFDUX	f30,   XX, INCX	fabs	f15, f31	LFDX	f31,   XX, INC1	fadd	f4, f8,  f9	fadd	f5, f10, f11	fadd	f6, f12, f13	fadd	f7, f14, f15	addi	RET, RET, 1	fcmpu	cr0, f1, f4	beq	cr0, LL(9999)	addi	RET, RET, 1	fcmpu	cr0, f1, f5	beq	cr0, LL(9999)	addi	RET, RET, 1	fcmpu	cr0, f1, f6	beq	cr0, LL(9999)	addi	RET, RET, 1	fcmpu	cr0, f1, f7	beq	cr0, LL(9999)	fabs	f8,  f24	fabs	f9,  f25	fabs	f10, f26	fabs	f11, f27	fabs	f12, f28	fabs	f13, f29	fabs	f14, f30	fabs	f15, f31	fadd	f4, f8,  f9	fadd	f5, f10, f11	fadd	f6, f12, f13	fadd	f7, f14, f15	addi	RET, RET, 1	fcmpu	cr0, f1, f4	beq	cr0, LL(9999)	addi	RET, RET, 1	fcmpu	cr0, f1, f5	beq	cr0, LL(9999)	addi	RET, RET, 1	fcmpu	cr0, f1, f6	beq	cr0, LL(9999)	addi	RET, RET, 1	fcmpu	cr0, f1, f7	beq	cr0, LL(9999)	.align 4LL(1150):	andi.	r0,  NN, 7	mtspr	CTR, r0	beq	LL(9999)	.align 4LL(1160):	LFDUX	f8,    XX, INCX	LFDX	f9,    XX, INC1	fabs	f8, f8	fabs	f9, f9	fadd	f8, f8, f9	addi	RET, RET, 1	fcmpu	cr0, f1, f8	beq	cr0, LL(9999)	bdnz	LL(1160)	.align 4LL(9999):	lfd	f14,    0(SP)	lfd	f15,    8(SP)	lfd	f16,   16(SP)	lfd	f17,   24(SP)	lfd	f18,   32(SP)	lfd	f19,   40(SP)	lfd	f20,   48(SP)	lfd	f21,   56(SP)	lfd	f22,   64(SP)	lfd	f23,   72(SP)	lfd	f24,   80(SP)	lfd	f25,   88(SP)	lfd	f26,   96(SP)	lfd	f27,  104(SP)	lfd	f28,  112(SP)	lfd	f29,  120(SP)	lfd	f30,  128(SP)	lfd	f31,  136(SP)	addi	SP, SP, STACKSIZE	blr	EPILOGUE

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -