⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 cunchuqi.rpt

📁 maxplus环境下通过硬件实现存储器工作的原理展示
💻 RPT
📖 第 1 页 / 共 4 页
字号:
Project Information                    e:\shiyan\maxplus\cunchuqi\cunchuqi.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 09/29/2008 10:54:53

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

cunchuqi  EPF10K10LC84-3   14     17     8    2048      33 %    81       14 %

User Pins:                 14     17     8  



Project Information                    e:\shiyan\maxplus\cunchuqi\cunchuqi.rpt

** EMBEDDED ARRAYS **


|LPM_RAM_IO:4|altram:sram|content: MEMORY (
               width        =    8;
               depth        =  256;
               segmentsize  =  256;
               mode         = MEM_REG_DATAIN_CLK0#MEM_REG_WADDR_CLK0#MEM_REG_WCTRL_CLK0;
         )
         OF SEGMENTS (
               |LPM_RAM_IO:4|altram:sram|segment0_7,
               |LPM_RAM_IO:4|altram:sram|segment0_6,
               |LPM_RAM_IO:4|altram:sram|segment0_5,
               |LPM_RAM_IO:4|altram:sram|segment0_4,
               |LPM_RAM_IO:4|altram:sram|segment0_3,
               |LPM_RAM_IO:4|altram:sram|segment0_2,
               |LPM_RAM_IO:4|altram:sram|segment0_1,
               |LPM_RAM_IO:4|altram:sram|segment0_0
);




Project Information                    e:\shiyan\maxplus\cunchuqi\cunchuqi.rpt

** FILE HIERARCHY **



|74161:26|
|74161:26|f74161:sub|
|74161:1|
|74161:1|f74161:sub|
|74244:25|
|74244:2|
|74273:3|
|lpm_ram_io:4|
|lpm_ram_io:4|altram:sram|
|7404:19|
|bed_7seg:38|
|cdu16:39|
|cdu16:39|74161:1|
|cdu16:39|74161:1|f74161:sub|
|cdu16:49|
|cdu16:49|74161:1|
|cdu16:49|74161:1|f74161:sub|
|scan:42|
|scan:42|74157:1|
|scan:42|7404:10|


Device-Specific Information:           e:\shiyan\maxplus\cunchuqi\cunchuqi.rpt
cunchuqi

***** Logic for device 'cunchuqi' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                                                             R  R  R     O     
                      m                       c              E  E  E     N     
                1     e              V     1  l  s     G     S  S  S     F     
                6     m              C     6  k  w  s  N  s  E  E  E     _  ^  
                1     e  a  a  a     C  L  1  _  _  e  D  e  R  R  R  #  D  n  
                o     n  d  d  d     I  D  c  c  b  g  I  g  V  V  V  T  O  C  
                a  d  a  r  r  r  S  N  A  l  d  u  _  N  _  E  E  E  C  N  E  
                d  3  b  6  0  4  W  T  R  m  u  s  b  T  f  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | seg_d 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
      adr2 | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
      adr5 | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
        GW | 23                                                              63 | VCCINT 
      adr7 | 24                                                              62 | we 
  RESERVED | 25                                                              61 | d6 
    GNDINT | 26                                                              60 | d7 
        d1 | 27                                                              59 | d5 
        d4 | 28                                                              58 | d2 
        rd | 29                                                              57 | #TMS 
      adr3 | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | seg_e 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  d  c  a  s  1  V  G  c  e  p  V  G  s  s  s  R  R  R  R  
                C  n  0  p  d  c  6  C  N  l  n  c  C  N  e  e  e  E  E  E  E  
                C  C     1  r  a  1  C  D  r  _  _  C  D  g  g  g  S  S  S  S  
                I  O     6  1  n  p  I  I  _  c  b  I  I  _  _  _  E  E  E  E  
                N  N     1     _  c  N  N  c  d  u  N  N  c  a  g  R  R  R  R  
                T  F     d     c     T  T  d  u  s  T  T           V  V  V  V  
                   I     a     l           u                       E  E  E  E  
                   G     r     k                                   D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:           e:\shiyan\maxplus\cunchuqi\cunchuqi.rpt
cunchuqi

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
C1       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       2/22(  9%)   
C2       8/ 8(100%)   1/ 8( 12%)   4/ 8( 50%)    0/2    0/2      15/22( 68%)   
C3       8/ 8(100%)   6/ 8( 75%)   8/ 8(100%)    1/2    0/2       9/22( 40%)   
C5       8/ 8(100%)   2/ 8( 25%)   6/ 8( 75%)    1/2    1/2       4/22( 18%)   
C6       8/ 8(100%)   1/ 8( 12%)   4/ 8( 50%)    0/2    0/2      16/22( 72%)   
C8       8/ 8(100%)   0/ 8(  0%)   7/ 8( 87%)    1/2    1/2       3/22( 13%)   
C9       1/ 8( 12%)   1/ 8( 12%)   1/ 8( 12%)    1/2    0/2       2/22(  9%)   
C10      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    1/2      10/22( 45%)   
C12      8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    1/2    1/2       9/22( 40%)   
C14      7/ 8( 87%)   2/ 8( 25%)   0/ 8(  0%)    0/2    0/2       6/22( 27%)   
C15      8/ 8(100%)   3/ 8( 37%)   2/ 8( 25%)    0/2    0/2       4/22( 18%)   
C21      8/ 8(100%)   2/ 8( 25%)   1/ 8( 12%)    0/2    0/2       6/22( 27%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect
C25      8/8 (100%)   0/8 (  0%)   8/8 (100%)    1/2    2/2      17/22( 77%)   


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            33/53     ( 62%)
Total logic cells used:                         81/576    ( 14%)
Total embedded cells used:                       8/24     ( 33%)
Total EABs used:                                 1/3      ( 33%)
Average fan-in:                                 3.17/4    ( 79%)
Total fan-in:                                 257/2304    ( 11%)

Total input pins required:                      14
Total input I/O cell registers required:         0
Total output pins required:                     17
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               8
Total reserved pins required                     0
Total logic cells required:                     81
Total flipflops required:                       24
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        23/ 576   (  3%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      1   8   8   0   8   8   0   8   1   8   0   8   8   0   7   8   0   0   0   0   0   8   0   0   0     81/8  

Total:   1   8   8   0   8   8   0   8   1   8   0   8   8   0   7   8   0   0   0   0   0   8   0   0   0     81/8  



Device-Specific Information:           e:\shiyan\maxplus\cunchuqi\cunchuqi.rpt
cunchuqi

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    5  clk_cdu
  42      -     -    -    --      INPUT  G             0    0    0    0  clr_cdu
  36      -     -    -    07      INPUT                0    0    0    1  cp161dar
  35      -     -    -    06      BIDIR                0    1    0    3  d0
  27      -     -    C    --      BIDIR                0    1    0    3  d1
  58      -     -    C    --      BIDIR                0    1    0    3  d2
  10      -     -    -    01      BIDIR                0    1    0    3  d3
  28      -     -    C    --      BIDIR                0    1    0    3  d4
  59      -     -    C    --      BIDIR                0    1    0    3  d5
  61      -     -    C    --      BIDIR                0    1    0    3  d6
  60      -     -    C    --      BIDIR                0    1    0    3  d7
  43      -     -    -    --      INPUT  G             0    0    0    0  en_cdu
   3      -     -    -    12      INPUT                0    0    0    1  LDAR
   9      -     -    -    02      INPUT                0    0    0   10  memenab
  44      -     -    -    --      INPUT                0    0    0    9  pc_bus
  29      -     -    C    --      INPUT                0    0    0   10  rd
  38      -     -    -    10      INPUT                0    0    0    6  scan_clk
  84      -     -    -    --      INPUT                0    0    0    9  sw_bus
  62      -     -    C    --      INPUT                0    0    0    1  we
   2      -     -    -    --      INPUT  G             0    0    0    0  161clm
  11      -     -    -    01      INPUT                0    0    0    8  161oad
  39      -     -    -    11      INPUT                0    0    0    1  161pc


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:           e:\shiyan\maxplus\cunchuqi\cunchuqi.rpt
cunchuqi

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   7      -     -    -    03     OUTPUT                0    1    0    0  adr0
  37      -     -    -    09     OUTPUT                0    1    0    0  adr1
  18      -     -    A    --     OUTPUT                0    1    0    0  adr2
  30      -     -    C    --     OUTPUT                0    1    0    0  adr3
   6      -     -    -    04     OUTPUT                0    1    0    0  adr4
  21      -     -    B    --     OUTPUT                0    1    0    0  adr5
   8      -     -    -    03     OUTPUT                0    1    0    0  adr6
  24      -     -    B    --     OUTPUT                0    1    0    0  adr7
  35      -     -    -    06        TRI                0    1    0    3  d0
  27      -     -    C    --        TRI                0    1    0    3  d1
  58      -     -    C    --        TRI                0    1    0    3  d2
  10      -     -    -    01        TRI                0    1    0    3  d3
  28      -     -    C    --        TRI                0    1    0    3  d4
  59      -     -    C    --        TRI                0    1    0    3  d5
  61      -     -    C    --        TRI                0    1    0    3  d6
  60      -     -    C    --        TRI                0    1    0    3  d7
  23      -     -    B    --     OUTPUT                0    1    0    0  GW
  48      -     -    -    15     OUTPUT                0    1    0    0  seg_a
  83      -     -    -    13     OUTPUT                0    1    0    0  seg_b
  47      -     -    -    14     OUTPUT                0    1    0    0  seg_c
  72      -     -    A    --     OUTPUT                0    1    0    0  seg_d
  54      -     -    -    21     OUTPUT                0    1    0    0  seg_e
  81      -     -    -    22     OUTPUT                0    1    0    0  seg_f
  49      -     -    -    16     OUTPUT                0    1    0    0  seg_g
   5      -     -    -    05     OUTPUT                0    1    0    0  SW

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -