⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 chooser.syr

📁 chooser the one form two
💻 SYR
字号:
Release 7.1i - xst H.38Copyright (c) 1995-2005 Xilinx, Inc.  All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 0.50 s | Elapsed : 0.00 / 1.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.50 s | Elapsed : 0.00 / 1.00 s --> Reading design: chooser.prjTABLE OF CONTENTS  1) Synthesis Options Summary  2) HDL Compilation  3) HDL Analysis  4) HDL Synthesis  5) Advanced HDL Synthesis     5.1) HDL Synthesis Report  6) Low Level Synthesis  7) Final Report     7.1) Device utilization summary     7.2) TIMING REPORT=========================================================================*                      Synthesis Options Summary                        *=========================================================================---- Source ParametersInput File Name                    : "chooser.prj"Input Format                       : mixedIgnore Synthesis Constraint File   : NO---- Target ParametersOutput File Name                   : "chooser"Output Format                      : NGCTarget Device                      : xcv100-5-pq240---- Source OptionsTop Module Name                    : chooserAutomatic FSM Extraction           : YESFSM Encoding Algorithm             : AutoFSM Style                          : lutRAM Extraction                     : YesRAM Style                          : AutoROM Extraction                     : YesROM Style                          : AutoMux Extraction                     : YESDecoder Extraction                 : YESPriority Encoder Extraction        : YESShift Register Extraction          : YESLogical Shifter Extraction         : YESXOR Collapsing                     : YESResource Sharing                   : YESMultiplier Style                   : lutAutomatic Register Balancing       : No---- Target OptionsAdd IO Buffers                     : YESGlobal Maximum Fanout              : 100Add Generic Clock Buffer(BUFG)     : 4Register Duplication               : YESEquivalent register Removal        : YESSlice Packing                      : YESPack IO Registers into IOBs        : auto---- General OptionsOptimization Goal                  : SpeedOptimization Effort                : 1Keep Hierarchy                     : NOGlobal Optimization                : AllClockNetsRTL Output                         : YesWrite Timing Constraints           : NOHierarchy Separator                : /Bus Delimiter                      : <>Case Specifier                     : maintainSlice Utilization Ratio            : 100Slice Utilization Ratio Delta      : 5---- Other Optionslso                                : chooser.lsoRead Cores                         : YEScross_clock_analysis               : NOverilog2001                        : YESsafe_implementation                : NoOptimize Instantiated Primitives   : NOtristate2logic                     : Yesuse_clock_enable                   : Yesuse_sync_set                       : Yesuse_sync_reset                     : Yesenable_auto_floorplanning          : No==================================================================================================================================================*                          HDL Compilation                              *=========================================================================Compiling verilog file "chooser.v"Module <chooser> compiledNo errors in compilationAnalysis of file <"chooser.prj"> succeeded. =========================================================================*                            HDL Analysis                               *=========================================================================Analyzing top module <chooser>.Module <chooser> is correct for synthesis. =========================================================================*                           HDL Synthesis                               *=========================================================================Synthesizing Unit <chooser>.    Related source file is "chooser.v".    Found 4-bit 8-to-1 multiplexer for signal <out>.    Summary:	inferred   4 Multiplexer(s).Unit <chooser> synthesized.=========================================================================*                       Advanced HDL Synthesis                          *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Advanced Registered AddSub inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# Multiplexers                     : 1 4-bit 8-to-1 multiplexer          : 1==================================================================================================================================================*                         Low Level Synthesis                           *=========================================================================Optimizing unit <chooser> ...Loading device for application Rf_Device from file 'v100.nph' in environment D:/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block chooser, actual ratio is 0.=========================================================================*                            Final Report                               *=========================================================================Final ResultsRTL Top Level Output File Name     : chooser.ngrTop Level Output File Name         : chooserOutput Format                      : NGCOptimization Goal                  : SpeedKeep Hierarchy                     : NODesign Statistics# IOs                              : 39Macro Statistics :# Multiplexers                     : 1#      4-bit 8-to-1 multiplexer    : 1Cell Usage :# BELS                             : 28#      LUT3                        : 16#      MUXF5                       : 8#      MUXF6                       : 4# IO Buffers                       : 39#      IBUF                        : 35#      OBUF                        : 4=========================================================================Device utilization summary:---------------------------Selected Device : v100pq240-5  Number of Slices:                       8  out of   1200     0%   Number of 4 input LUTs:                16  out of   2400     0%   Number of bonded IOBs:                 39  out of    170    22%  =========================================================================TIMING REPORTNOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.      FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT      GENERATED AFTER PLACE-and-ROUTE.Clock Information:------------------No clock signals found in this designTiming Summary:---------------Speed Grade: -5   Minimum period: No path found   Minimum input arrival time before clock: No path found   Maximum output required time after clock: No path found   Maximum combinational path delay: 11.466nsTiming Detail:--------------All values displayed in nanoseconds (ns)=========================================================================Timing constraint: Default path analysis  Total number of paths / destination ports: 60 / 4-------------------------------------------------------------------------Delay:               11.466ns (Levels of Logic = 5)  Source:            choose<0> (PAD)  Destination:       out<3> (PAD)  Data Path: choose<0> to out<3>                                Gate     Net    Cell:in->out      fanout   Delay   Delay  Logical Name (Net Name)    ----------------------------------------  ------------     IBUF:I->O            16   0.860   2.800  choose_0_IBUF (choose_0_IBUF)     LUT3:I0->O            1   0.642   0.000  choose<0>15 (MUX_BLOCK_N17)     MUXF5:I0->O           1   0.488   0.000  choose<1>_rn_6 (MUX_BLOCK_choose<1>_MUXF57)     MUXF6:I0->O           1   0.358   1.150  Mmux_out_out<0>_out<0>_rn_1 (out_3_OBUF)     OBUF:I->O                 5.168          out_3_OBUF (out<3>)    ----------------------------------------    Total                     11.466ns (7.516ns logic, 3.950ns route)                                       (65.6% logic, 34.4% route)=========================================================================CPU : 5.58 / 6.14 s | Elapsed : 5.00 / 6.00 s --> Total memory usage is 85516 kilobytesNumber of errors   :    0 (   0 filtered)Number of warnings :    0 (   0 filtered)Number of infos    :    0 (   0 filtered)

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -