📄 dianti.syr
字号:
Release 7.1i - xst H.38Copyright (c) 1995-2005 Xilinx, Inc. All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 0.27 s | Elapsed : 0.00 / 0.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.27 s | Elapsed : 0.00 / 0.00 s --> Reading design: dianti.prjTABLE OF CONTENTS 1) Synthesis Options Summary 2) HDL Compilation 3) HDL Analysis 4) HDL Synthesis 5) Advanced HDL Synthesis 5.1) HDL Synthesis Report 6) Low Level Synthesis 7) Final Report 7.1) Device utilization summary 7.2) TIMING REPORT=========================================================================* Synthesis Options Summary *=========================================================================---- Source ParametersInput File Name : "dianti.prj"Input Format : mixedIgnore Synthesis Constraint File : NO---- Target ParametersOutput File Name : "dianti"Output Format : NGCTarget Device : xcv100-4-pq240---- Source OptionsTop Module Name : diantiAutomatic FSM Extraction : YESFSM Encoding Algorithm : AutoFSM Style : lutRAM Extraction : YesRAM Style : AutoROM Extraction : YesROM Style : AutoMux Extraction : YESDecoder Extraction : YESPriority Encoder Extraction : YESShift Register Extraction : YESLogical Shifter Extraction : YESXOR Collapsing : YESResource Sharing : YESMultiplier Style : lutAutomatic Register Balancing : No---- Target OptionsAdd IO Buffers : YESGlobal Maximum Fanout : 100Add Generic Clock Buffer(BUFG) : 4Register Duplication : YESEquivalent register Removal : YESSlice Packing : YESPack IO Registers into IOBs : auto---- General OptionsOptimization Goal : SpeedOptimization Effort : 1Keep Hierarchy : NOGlobal Optimization : AllClockNetsRTL Output : YesWrite Timing Constraints : NOHierarchy Separator : /Bus Delimiter : <>Case Specifier : maintainSlice Utilization Ratio : 100Slice Utilization Ratio Delta : 5---- Other Optionslso : dianti.lsoRead Cores : YEScross_clock_analysis : NOverilog2001 : YESsafe_implementation : NoOptimize Instantiated Primitives : NOtristate2logic : Yesuse_clock_enable : Yesuse_sync_set : Yesuse_sync_reset : Yesenable_auto_floorplanning : No==================================================================================================================================================* HDL Compilation *=========================================================================Compiling verilog file "r4tgft.v"Module <dianti> compiledNo errors in compilationAnalysis of file <"dianti.prj"> succeeded. =========================================================================* HDL Analysis *=========================================================================Analyzing top module <dianti>. stop = <u>00 up = <u>01 down = <u>10 lock = <u>11Module <dianti> is correct for synthesis. =========================================================================* HDL Synthesis *=========================================================================Synthesizing Unit <dianti>. Related source file is "r4tgft.v". Found finite state machine <FSM_0> for signal <state>. ----------------------------------------------------------------------- | States | 3 | | Transitions | 456 | | Inputs | 46 | | Outputs | 3 | | Clock | clk (rising_edge) | | Reset | reset (negative) | | Reset type | asynchronous | | Reset State | 00 | | Encoding | automatic | | Implementation | LUT | ----------------------------------------------------------------------- Found 1-bit register for signal <go_up>. Found 1-bit register for signal <forbid>. Found 4-bit register for signal <position>. Found 1-bit register for signal <go_down>. Found 1-bit 4-to-1 multiplexer for signal <$n0035>. Found 1-bit 4-to-1 multiplexer for signal <$n0037>. Found 1-bit 4-to-1 multiplexer for signal <$n0039>. Found 1-bit 4-to-1 multiplexer for signal <$n0041>. Found 1-bit 4-to-1 multiplexer for signal <$n0043>. Found 1-bit 4-to-1 multiplexer for signal <$n0045>. Found 1-bit 4-to-1 multiplexer for signal <$n0064>. Found 6-bit adder for signal <$n0069> created at line 106. Found 4-bit 4-to-1 multiplexer for signal <$n0070>. Found 4-bit 4-to-1 multiplexer for signal <$n0071>. Found 4-bit 4-to-1 multiplexer for signal <$n0072>. Found 5-bit register for signal <request_down_floor>. Found 6-bit register for signal <request_stop_floor>. Found 5-bit register for signal <request_up_floor>. Found 6-bit register for signal <t>. Summary: inferred 1 Finite State Machine(s). inferred 25 D-type flip-flop(s). inferred 1 Adder/Subtractor(s). inferred 19 Multiplexer(s).Unit <dianti> synthesized.INFO:Xst:1767 - HDL ADVISOR - Resource sharing has identified that some arithmetic operations in this design can share the same physical resources for reduced device utilization. For improved clock frequency you may try to disable resource sharing.=========================================================================* Advanced HDL Synthesis *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Advanced Registered AddSub inference ...Analyzing FSM <FSM_0> for best encoding.Optimizing FSM <FSM_0> on signal <state[1:2]> with sequential encoding.------------------- State | Encoding------------------- 00 | 00 01 | 01 10 | 10-------------------Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# FSMs : 1# Adders/Subtractors : 1 6-bit adder : 1# Registers : 23 1-bit register : 21 4-bit register : 1 6-bit register : 1# Multiplexers : 10 1-bit 4-to-1 multiplexer : 7
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -