⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 dds.map.rpt

📁 基于DDS原理的正弦信号发生器。用VERILOG语言实现
💻 RPT
📖 第 1 页 / 共 5 页
字号:
; PORT_CLK8                     ; PORT_CONNECTIVITY ; Untyped                        ;
; PORT_CLK9                     ; PORT_CONNECTIVITY ; Untyped                        ;
; PORT_SCANDATA                 ; PORT_UNUSED       ; Untyped                        ;
; PORT_SCANDATAOUT              ; PORT_UNUSED       ; Untyped                        ;
; PORT_SCANDONE                 ; PORT_UNUSED       ; Untyped                        ;
; PORT_SCLKOUT1                 ; PORT_CONNECTIVITY ; Untyped                        ;
; PORT_SCLKOUT0                 ; PORT_CONNECTIVITY ; Untyped                        ;
; PORT_ACTIVECLOCK              ; PORT_UNUSED       ; Untyped                        ;
; PORT_CLKLOSS                  ; PORT_UNUSED       ; Untyped                        ;
; PORT_INCLK1                   ; PORT_UNUSED       ; Untyped                        ;
; PORT_INCLK0                   ; PORT_USED         ; Untyped                        ;
; PORT_FBIN                     ; PORT_UNUSED       ; Untyped                        ;
; PORT_PLLENA                   ; PORT_UNUSED       ; Untyped                        ;
; PORT_CLKSWITCH                ; PORT_UNUSED       ; Untyped                        ;
; PORT_ARESET                   ; PORT_UNUSED       ; Untyped                        ;
; PORT_PFDENA                   ; PORT_UNUSED       ; Untyped                        ;
; PORT_SCANCLK                  ; PORT_UNUSED       ; Untyped                        ;
; PORT_SCANACLR                 ; PORT_UNUSED       ; Untyped                        ;
; PORT_SCANREAD                 ; PORT_UNUSED       ; Untyped                        ;
; PORT_SCANWRITE                ; PORT_UNUSED       ; Untyped                        ;
; PORT_ENABLE0                  ; PORT_CONNECTIVITY ; Untyped                        ;
; PORT_ENABLE1                  ; PORT_CONNECTIVITY ; Untyped                        ;
; PORT_LOCKED                   ; PORT_UNUSED       ; Untyped                        ;
; PORT_CONFIGUPDATE             ; PORT_UNUSED       ; Untyped                        ;
; PORT_FBOUT                    ; PORT_CONNECTIVITY ; Untyped                        ;
; PORT_PHASEDONE                ; PORT_UNUSED       ; Untyped                        ;
; PORT_PHASESTEP                ; PORT_UNUSED       ; Untyped                        ;
; PORT_PHASEUPDOWN              ; PORT_UNUSED       ; Untyped                        ;
; PORT_SCANCLKENA               ; PORT_UNUSED       ; Untyped                        ;
; PORT_PHASECOUNTERSELECT       ; PORT_UNUSED       ; Untyped                        ;
; PORT_VCOOVERRANGE             ; PORT_CONNECTIVITY ; Untyped                        ;
; PORT_VCOUNDERRANGE            ; PORT_CONNECTIVITY ; Untyped                        ;
; M_TEST_SOURCE                 ; 5                 ; Untyped                        ;
; C0_TEST_SOURCE                ; 5                 ; Untyped                        ;
; C1_TEST_SOURCE                ; 5                 ; Untyped                        ;
; C2_TEST_SOURCE                ; 5                 ; Untyped                        ;
; C3_TEST_SOURCE                ; 5                 ; Untyped                        ;
; C4_TEST_SOURCE                ; 5                 ; Untyped                        ;
; C5_TEST_SOURCE                ; 5                 ; Untyped                        ;
; C6_TEST_SOURCE                ; 5                 ; Untyped                        ;
; C7_TEST_SOURCE                ; 5                 ; Untyped                        ;
; C8_TEST_SOURCE                ; 5                 ; Untyped                        ;
; C9_TEST_SOURCE                ; 5                 ; Untyped                        ;
; CBXI_PARAMETER                ; NOTHING           ; Untyped                        ;
; VCO_FREQUENCY_CONTROL         ; AUTO              ; Untyped                        ;
; VCO_PHASE_SHIFT_STEP          ; 0                 ; Untyped                        ;
; WIDTH_CLOCK                   ; 6                 ; Untyped                        ;
; WIDTH_PHASECOUNTERSELECT      ; 4                 ; Untyped                        ;
; USING_FBMIMICBIDIR_PORT       ; OFF               ; Untyped                        ;
; DEVICE_FAMILY                 ; Cyclone II        ; Untyped                        ;
; SCAN_CHAIN_MIF_FILE           ; UNUSED            ; Untyped                        ;
; AUTO_CARRY_CHAINS             ; ON                ; AUTO_CARRY                     ;
; IGNORE_CARRY_BUFFERS          ; OFF               ; IGNORE_CARRY                   ;
; AUTO_CASCADE_CHAINS           ; ON                ; AUTO_CASCADE                   ;
; IGNORE_CASCADE_BUFFERS        ; OFF               ; IGNORE_CASCADE                 ;
+-------------------------------+-------------------+--------------------------------+
Note: In order to hide this table in the UI and the text report file, please set the "Show Parameter Settings Tables in Synthesis Report" option in "Analysis and Synthesis Settings -> More Settings" to "Off".


+---------------------------------------------------------------------------------------------------+
; Parameter Settings for Inferred Entity Instance: DDS:inst|rom0:rom0_instant|altsyncram:Ram0_rtl_0 ;
+------------------------------------+-----------------------------+--------------------------------+
; Parameter Name                     ; Value                       ; Type                           ;
+------------------------------------+-----------------------------+--------------------------------+
; BYTE_SIZE_BLOCK                    ; 8                           ; Untyped                        ;
; AUTO_CARRY_CHAINS                  ; ON                          ; AUTO_CARRY                     ;
; IGNORE_CARRY_BUFFERS               ; OFF                         ; IGNORE_CARRY                   ;
; AUTO_CASCADE_CHAINS                ; ON                          ; AUTO_CASCADE                   ;
; IGNORE_CASCADE_BUFFERS             ; OFF                         ; IGNORE_CASCADE                 ;
; WIDTH_BYTEENA                      ; 1                           ; Untyped                        ;
; OPERATION_MODE                     ; ROM                         ; Untyped                        ;
; WIDTH_A                            ; 10                          ; Untyped                        ;
; WIDTHAD_A                          ; 10                          ; Untyped                        ;
; NUMWORDS_A                         ; 1024                        ; Untyped                        ;
; OUTDATA_REG_A                      ; UNREGISTERED                ; Untyped                        ;
; ADDRESS_ACLR_A                     ; NONE                        ; Untyped                        ;
; OUTDATA_ACLR_A                     ; NONE                        ; Untyped                        ;
; WRCONTROL_ACLR_A                   ; NONE                        ; Untyped                        ;
; INDATA_ACLR_A                      ; NONE                        ; Untyped                        ;
; BYTEENA_ACLR_A                     ; NONE                        ; Untyped                        ;
; WIDTH_B                            ; 1                           ; Untyped                        ;
; WIDTHAD_B                          ; 1                           ; Untyped                        ;
; NUMWORDS_B                         ; 1                           ; Untyped                        ;
; INDATA_REG_B                       ; CLOCK1                      ; Untyped                        ;
; WRCONTROL_WRADDRESS_REG_B          ; CLOCK1                      ; Untyped                        ;
; RDCONTROL_REG_B                    ; CLOCK1                      ; Untyped                        ;
; ADDRESS_REG_B                      ; CLOCK1                      ; Untyped                        ;
; OUTDATA_REG_B                      ; UNREGISTERED                ; Untyped                        ;
; BYTEENA_REG_B                      ; CLOCK1                      ; Untyped                        ;
; INDATA_ACLR_B                      ; NONE                        ; Untyped                        ;
; WRCONTROL_ACLR_B                   ; NONE                        ; Untyped                        ;
; ADDRESS_ACLR_B                     ; NONE                        ; Untyped                        ;
; OUTDATA_ACLR_B                     ; NONE                        ; Untyped                        ;
; RDCONTROL_ACLR_B                   ; NONE                        ; Untyped                        ;
; BYTEENA_ACLR_B                     ; NONE                        ; Untyped                        ;
; WIDTH_BYTEENA_A                    ; 1                           ; Untyped                        ;
; WIDTH_BYTEENA_B                    ; 1                           ; Untyped                        ;
; RAM_BLOCK_TYPE                     ; AUTO                        ; Untyped                        ;
; BYTE_SIZE                          ; 8                           ; Untyped                        ;
; READ_DURING_WRITE_MODE_MIXED_PORTS ; DONT_CARE                   ; Untyped                        ;
; READ_DURING_WRITE_MODE_PORT_A      ; NEW_DATA_NO_NBE_READ        ; Untyped                        ;
; READ_DURING_WRITE_MODE_PORT_B      ; NEW_DATA_NO_NBE_READ        ; Untyped                        ;
; INIT_FILE                          ; db/rom0_rom0_3af052.hdl.mif ; Untyped                        ;
; INIT_FILE_LAYOUT                   ; PORT_A                      ; Untyped                        ;
; MAXIMUM_DEPTH                      ; 0                           ; Untyped                        ;
; CLOCK_ENABLE_INPUT_A               ; NORMAL                      ; Untyped                        ;
; CLOCK_ENABLE_INPUT_B               ; NORMAL                      ; Untyped                        ;
; CLOCK_ENABLE_OUTPUT_A              ; NORMAL                      ; Untyped                        ;
; CLOCK_ENABLE_OUTPUT_B              ; NORMAL                      ; Untyped                        ;
; CLOCK_ENABLE_CORE_A                ; USE_INPUT_CLKEN             ; Untyped                        ;
; CLOCK_ENABLE_CORE_B                ; USE_INPUT_CLKEN             ; Untyped                        ;
; ENABLE_ECC                         ; FALSE                       ; Untyped                        ;
; DEVICE_FAMILY                      ; Cyclone II                  ; Untyped                        ;
; CBXI_PARAMETER                     ; altsyncram_4m71             ; Untyped                        ;
+------------------------------------+-----------------------------+--------------------------------+
Note: In order to hide this table in the UI and the text report file, please set the "Show Parameter Settings Tables in Synthesis Report" option in "Analysis and Synthesis Settings -> More Settings" to "Off".


+-------------------------------+
; Analysis & Synthesis Messages ;
+-------------------------------+
Info: *******************************************************************
Info: Running Quartus II Analysis & Synthesis
    Info: Version 7.2 Build 151 09/26/2007 SJ Full Version
    Info: Processing started: Mon Jul 28 11:05:49 2008
Info: Command: quartus_map --read_settings_files=on --write_settings_files=off DDS -c DDS
Info: Found 2 design units, including 2 entities, in source file DDS.v
    Info: Found entity 1: DDS
    Info: Found entity 2: rom0
Info: Found 1 design units, including 1 entities, in source file DDDS.bdf
    Info: Found entity 1: DDDS
Info: Elaborating entity "DDDS" for the top level hierarchy
Info: Elaborating entity "DDS" for hierarchy "DDS:inst"
Info: Elaborating entity "rom0" for hierarchy "DDS:inst|rom0:rom0_instant"
Warning: Using design file altpll0.v, which is not specified as a design file for the current project, but contains definitions for 1 design units and 1 entities in project
    Info: Found entity 1: altpll0
Info: Elaborating entity "altpll0" for hierarchy "altpll0:inst1"
Info: Found 1 design units, including 1 entities, in source file d:/altera/72/quartus/libraries/megafunctions/altpl

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -