📄 myled_vhd.sdo
字号:
// Copyright (C) 1991-2007 Altera Corporation
// Your use of Altera Corporation's design tools, logic functions
// and other software and tools, and its AMPP partner logic
// functions, and any output files from any of the foregoing
// (including device programming or simulation files), and any
// associated documentation or information are expressly subject
// to the terms and conditions of the Altera Program License
// Subscription Agreement, Altera MegaCore Function License
// Agreement, or other applicable license agreement, including,
// without limitation, that your use is for the sole purpose of
// programming logic devices manufactured by Altera and sold by
// Altera or its authorized distributors. Please refer to the
// applicable agreement for further details.
//
// Device: Altera EP1C3T144C8 Package TQFP144
//
//
// This SDF file should be used for ModelSim (VHDL) only
//
(DELAYFILE
(SDFVERSION "2.1")
(DESIGN "myled")
(DATE "10/06/2008 16:24:57")
(VENDOR "Altera")
(PROGRAM "Quartus II")
(VERSION "Version 7.2 Build 151 09/26/2007 SJ Full Version")
(DIVIDER .)
(TIMESCALE 1 ps)
(CELL
(CELLTYPE "cyclone_asynch_io")
(INSTANCE clk_aI.asynch_inst)
(DELAY
(ABSOLUTE
(IOPATH padio combout (1469:1469:1469) (1469:1469:1469))
)
)
)
(CELL
(CELLTYPE "cyclone_asynch_lcell")
(INSTANCE counter_a0_a.lecomb)
(DELAY
(ABSOLUTE
(PORT dataa (533:533:533) (533:533:533))
(IOPATH dataa regin (738:738:738) (738:738:738))
(IOPATH dataa cout0 (564:564:564) (564:564:564))
(IOPATH dataa cout1 (575:575:575) (575:575:575))
)
)
)
(CELL
(CELLTYPE "cyclone_lcell_register")
(INSTANCE counter_a0_a.lereg)
(DELAY
(ABSOLUTE
(PORT sclr (1574:1574:1574) (1574:1574:1574))
(PORT aclr (898:898:898) (898:898:898))
(PORT clk (1313:1313:1313) (1313:1313:1313))
(IOPATH (posedge clk) regout (224:224:224) (224:224:224))
(IOPATH (posedge aclr) regout (283:283:283) (283:283:283))
)
)
(TIMINGCHECK
(SETUP datain (posedge clk) (37:37:37))
(SETUP sclr (posedge clk) (37:37:37))
(HOLD datain (posedge clk) (15:15:15))
(HOLD sclr (posedge clk) (15:15:15))
)
)
(CELL
(CELLTYPE "cyclone_asynch_lcell")
(INSTANCE counter_a1_a.lecomb)
(DELAY
(ABSOLUTE
(PORT datab (506:506:506) (506:506:506))
(IOPATH datab regin (607:607:607) (607:607:607))
(IOPATH cin0 regin (783:783:783) (783:783:783))
(IOPATH cin1 regin (787:787:787) (787:787:787))
(IOPATH datab cout0 (423:423:423) (423:423:423))
(IOPATH cin0 cout0 (78:78:78) (78:78:78))
(IOPATH datab cout1 (432:432:432) (432:432:432))
(IOPATH cin1 cout1 (80:80:80) (80:80:80))
)
)
)
(CELL
(CELLTYPE "cyclone_lcell_register")
(INSTANCE counter_a1_a.lereg)
(DELAY
(ABSOLUTE
(PORT sclr (1574:1574:1574) (1574:1574:1574))
(PORT aclr (898:898:898) (898:898:898))
(PORT clk (1313:1313:1313) (1313:1313:1313))
(IOPATH (posedge clk) regout (224:224:224) (224:224:224))
(IOPATH (posedge aclr) regout (283:283:283) (283:283:283))
)
)
(TIMINGCHECK
(SETUP datain (posedge clk) (37:37:37))
(SETUP sclr (posedge clk) (37:37:37))
(HOLD datain (posedge clk) (15:15:15))
(HOLD sclr (posedge clk) (15:15:15))
)
)
(CELL
(CELLTYPE "cyclone_asynch_lcell")
(INSTANCE counter_a2_a.lecomb)
(DELAY
(ABSOLUTE
(PORT datab (507:507:507) (507:507:507))
(IOPATH datab regin (607:607:607) (607:607:607))
(IOPATH cin0 regin (783:783:783) (783:783:783))
(IOPATH cin1 regin (787:787:787) (787:787:787))
(IOPATH datab cout (583:583:583) (583:583:583))
(IOPATH cin0 cout (178:178:178) (178:178:178))
(IOPATH cin1 cout (157:157:157) (157:157:157))
)
)
)
(CELL
(CELLTYPE "cyclone_lcell_register")
(INSTANCE counter_a2_a.lereg)
(DELAY
(ABSOLUTE
(PORT sclr (1574:1574:1574) (1574:1574:1574))
(PORT aclr (898:898:898) (898:898:898))
(PORT clk (1313:1313:1313) (1313:1313:1313))
(IOPATH (posedge clk) regout (224:224:224) (224:224:224))
(IOPATH (posedge aclr) regout (283:283:283) (283:283:283))
)
)
(TIMINGCHECK
(SETUP datain (posedge clk) (37:37:37))
(SETUP sclr (posedge clk) (37:37:37))
(HOLD datain (posedge clk) (15:15:15))
(HOLD sclr (posedge clk) (15:15:15))
)
)
(CELL
(CELLTYPE "cyclone_asynch_lcell")
(INSTANCE counter_a3_a.lecomb)
(DELAY
(ABSOLUTE
(PORT datab (505:505:505) (505:505:505))
(IOPATH datab regin (607:607:607) (607:607:607))
(IOPATH cin regin (839:839:839) (839:839:839))
(IOPATH datab cout0 (423:423:423) (423:423:423))
(IOPATH datab cout1 (432:432:432) (432:432:432))
)
)
)
(CELL
(CELLTYPE "cyclone_lcell_register")
(INSTANCE counter_a3_a.lereg)
(DELAY
(ABSOLUTE
(PORT sclr (1574:1574:1574) (1574:1574:1574))
(PORT aclr (898:898:898) (898:898:898))
(PORT clk (1313:1313:1313) (1313:1313:1313))
(IOPATH (posedge clk) regout (224:224:224) (224:224:224))
(IOPATH (posedge aclr) regout (283:283:283) (283:283:283))
)
)
(TIMINGCHECK
(SETUP datain (posedge clk) (37:37:37))
(SETUP sclr (posedge clk) (37:37:37))
(HOLD datain (posedge clk) (15:15:15))
(HOLD sclr (posedge clk) (15:15:15))
)
)
(CELL
(CELLTYPE "cyclone_asynch_lcell")
(INSTANCE counter_a4_a.lecomb)
(DELAY
(ABSOLUTE
(PORT dataa (527:527:527) (527:527:527))
(IOPATH dataa regin (738:738:738) (738:738:738))
(IOPATH cin regin (839:839:839) (839:839:839))
(IOPATH cin0 regin (783:783:783) (783:783:783))
(IOPATH cin1 regin (787:787:787) (787:787:787))
(IOPATH dataa cout0 (564:564:564) (564:564:564))
(IOPATH cin0 cout0 (78:78:78) (78:78:78))
(IOPATH dataa cout1 (575:575:575) (575:575:575))
(IOPATH cin1 cout1 (80:80:80) (80:80:80))
)
)
)
(CELL
(CELLTYPE "cyclone_lcell_register")
(INSTANCE counter_a4_a.lereg)
(DELAY
(ABSOLUTE
(PORT sclr (1574:1574:1574) (1574:1574:1574))
(PORT aclr (898:898:898) (898:898:898))
(PORT clk (1313:1313:1313) (1313:1313:1313))
(IOPATH (posedge clk) regout (224:224:224) (224:224:224))
(IOPATH (posedge aclr) regout (283:283:283) (283:283:283))
)
)
(TIMINGCHECK
(SETUP datain (posedge clk) (37:37:37))
(SETUP sclr (posedge clk) (37:37:37))
(HOLD datain (posedge clk) (15:15:15))
(HOLD sclr (posedge clk) (15:15:15))
)
)
(CELL
(CELLTYPE "cyclone_asynch_lcell")
(INSTANCE counter_a5_a.lecomb)
(DELAY
(ABSOLUTE
(PORT dataa (534:534:534) (534:534:534))
(IOPATH dataa regin (738:738:738) (738:738:738))
(IOPATH cin regin (839:839:839) (839:839:839))
(IOPATH cin0 regin (783:783:783) (783:783:783))
(IOPATH cin1 regin (787:787:787) (787:787:787))
(IOPATH dataa cout0 (564:564:564) (564:564:564))
(IOPATH cin0 cout0 (78:78:78) (78:78:78))
(IOPATH dataa cout1 (575:575:575) (575:575:575))
(IOPATH cin1 cout1 (80:80:80) (80:80:80))
)
)
)
(CELL
(CELLTYPE "cyclone_lcell_register")
(INSTANCE counter_a5_a.lereg)
(DELAY
(ABSOLUTE
(PORT sclr (1574:1574:1574) (1574:1574:1574))
(PORT aclr (898:898:898) (898:898:898))
(PORT clk (1313:1313:1313) (1313:1313:1313))
(IOPATH (posedge clk) regout (224:224:224) (224:224:224))
(IOPATH (posedge aclr) regout (283:283:283) (283:283:283))
)
)
(TIMINGCHECK
(SETUP datain (posedge clk) (37:37:37))
(SETUP sclr (posedge clk) (37:37:37))
(HOLD datain (posedge clk) (15:15:15))
(HOLD sclr (posedge clk) (15:15:15))
)
)
(CELL
(CELLTYPE "cyclone_asynch_lcell")
(INSTANCE counter_a6_a.lecomb)
(DELAY
(ABSOLUTE
(PORT datab (507:507:507) (507:507:507))
(IOPATH datab regin (607:607:607) (607:607:607))
(IOPATH cin regin (839:839:839) (839:839:839))
(IOPATH cin0 regin (783:783:783) (783:783:783))
(IOPATH cin1 regin (787:787:787) (787:787:787))
(IOPATH datab cout0 (423:423:423) (423:423:423))
(IOPATH cin0 cout0 (78:78:78) (78:78:78))
(IOPATH datab cout1 (432:432:432) (432:432:432))
(IOPATH cin1 cout1 (80:80:80) (80:80:80))
)
)
)
(CELL
(CELLTYPE "cyclone_lcell_register")
(INSTANCE counter_a6_a.lereg)
(DELAY
(ABSOLUTE
(PORT sclr (1574:1574:1574) (1574:1574:1574))
(PORT aclr (898:898:898) (898:898:898))
(PORT clk (1313:1313:1313) (1313:1313:1313))
(IOPATH (posedge clk) regout (224:224:224) (224:224:224))
(IOPATH (posedge aclr) regout (283:283:283) (283:283:283))
)
)
(TIMINGCHECK
(SETUP datain (posedge clk) (37:37:37))
(SETUP sclr (posedge clk) (37:37:37))
(HOLD datain (posedge clk) (15:15:15))
(HOLD sclr (posedge clk) (15:15:15))
)
)
(CELL
(CELLTYPE "cyclone_asynch_lcell")
(INSTANCE counter_a7_a.lecomb)
(DELAY
(ABSOLUTE
(PORT dataa (535:535:535) (535:535:535))
(IOPATH dataa regin (738:738:738) (738:738:738))
(IOPATH cin regin (839:839:839) (839:839:839))
(IOPATH cin0 regin (783:783:783) (783:783:783))
(IOPATH cin1 regin (787:787:787) (787:787:787))
(IOPATH dataa cout (838:838:838) (838:838:838))
(IOPATH cin cout (208:208:208) (208:208:208))
(IOPATH cin0 cout (271:271:271) (271:271:271))
(IOPATH cin1 cout (258:258:258) (258:258:258))
)
)
)
(CELL
(CELLTYPE "cyclone_lcell_register")
(INSTANCE counter_a7_a.lereg)
(DELAY
(ABSOLUTE
(PORT sclr (1574:1574:1574) (1574:1574:1574))
(PORT aclr (898:898:898) (898:898:898))
(PORT clk (1313:1313:1313) (1313:1313:1313))
(IOPATH (posedge clk) regout (224:224:224) (224:224:224))
(IOPATH (posedge aclr) regout (283:283:283) (283:283:283))
)
)
(TIMINGCHECK
(SETUP datain (posedge clk) (37:37:37))
(SETUP sclr (posedge clk) (37:37:37))
(HOLD datain (posedge clk) (15:15:15))
(HOLD sclr (posedge clk) (15:15:15))
)
)
(CELL
(CELLTYPE "cyclone_asynch_lcell")
(INSTANCE counter_a8_a.lecomb)
(DELAY
(ABSOLUTE
(PORT datab (510:510:510) (510:510:510))
(IOPATH datab regin (607:607:607) (607:607:607))
(IOPATH cin regin (898:898:898) (898:898:898))
(IOPATH datab cout0 (423:423:423) (423:423:423))
(IOPATH datab cout1 (432:432:432) (432:432:432))
)
)
)
(CELL
(CELLTYPE "cyclone_lcell_register")
(INSTANCE counter_a8_a.lereg)
(DELAY
(ABSOLUTE
(PORT sclr (2374:2374:2374) (2374:2374:2374))
(PORT aclr (898:898:898) (898:898:898))
(PORT clk (1313:1313:1313) (1313:1313:1313))
(IOPATH (posedge clk) regout (224:224:224) (224:224:224))
(IOPATH (posedge aclr) regout (283:283:283) (283:283:283))
)
)
(TIMINGCHECK
(SETUP datain (posedge clk) (37:37:37))
(SETUP sclr (posedge clk) (37:37:37))
(HOLD datain (posedge clk) (15:15:15))
(HOLD sclr (posedge clk) (15:15:15))
)
)
(CELL
(CELLTYPE "cyclone_asynch_lcell")
(INSTANCE counter_a9_a.lecomb)
(DELAY
(ABSOLUTE
(PORT dataa (529:529:529) (529:529:529))
(IOPATH dataa regin (738:738:738) (738:738:738))
(IOPATH cin regin (898:898:898) (898:898:898))
(IOPATH cin0 regin (783:783:783) (783:783:783))
(IOPATH cin1 regin (787:787:787) (787:787:787))
(IOPATH dataa cout0 (564:564:564) (564:564:564))
(IOPATH cin0 cout0 (78:78:78) (78:78:78))
(IOPATH dataa cout1 (575:575:575) (575:575:575))
(IOPATH cin1 cout1 (80:80:80) (80:80:80))
)
)
)
(CELL
(CELLTYPE "cyclone_lcell_register")
(INSTANCE counter_a9_a.lereg)
(DELAY
(ABSOLUTE
(PORT sclr (2374:2374:2374) (2374:2374:2374))
(PORT aclr (898:898:898) (898:898:898))
(PORT clk (1313:1313:1313) (1313:1313:1313))
(IOPATH (posedge clk) regout (224:224:224) (224:224:224))
(IOPATH (posedge aclr) regout (283:283:283) (283:283:283))
)
)
(TIMINGCHECK
(SETUP datain (posedge clk) (37:37:37))
(SETUP sclr (posedge clk) (37:37:37))
(HOLD datain (posedge clk) (15:15:15))
(HOLD sclr (posedge clk) (15:15:15))
)
)
(CELL
(CELLTYPE "cyclone_asynch_lcell")
(INSTANCE counter_a10_a.lecomb)
(DELAY
(ABSOLUTE
(PORT dataa (533:533:533) (533:533:533))
(IOPATH dataa regin (738:738:738) (738:738:738))
(IOPATH cin regin (898:898:898) (898:898:898))
(IOPATH cin0 regin (783:783:783) (783:783:783))
(IOPATH cin1 regin (787:787:787) (787:787:787))
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -