⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 sa1110

📁 JTAG Tools is a software package which enables working with JTAG-aware (IEEE 1149.1) hardware devic
💻
字号:
## $Id: sa1110,v 1.7 2003/09/05 21:09:11 telka Exp $## JTAG declarations for SA-1110# Copyright (C) 2002 ETC s.r.o.## This program is free software; you can redistribute it and/or# modify it under the terms of the GNU General Public License# as published by the Free Software Foundation; either version 2# of the License, or (at your option) any later version.## This program is distributed in the hope that it will be useful,# but WITHOUT ANY WARRANTY; without even the implied warranty of# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the# GNU General Public License for more details.## You should have received a copy of the GNU General Public License# along with this program; if not, write to the Free Software# Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA# 02111-1307, USA.## Written by Marcel Telka <marcel@telka.sk>, 2002.## Documentation:# [1] Intel Corporation, "Intel StrongARM SA-1110 Microprocessor#     Developer's Manual", October 2001, Order Number: 278240-004# [2] Intel Corporation, "Intel StrongARM SA-1110 Microprocessor#     Specification Update", December 2001, Order Number: 278259-023## see Table 14-2 in [1]signal	A0		D12signal	A1		C12signal	A2		B12signal	A3		A13signal	A4		C13signal	A5		B13signal	A6		A14signal	A7		A15signal	A8		A16signal	A9		B15signal	A10		B14signal	A11		C14signal	A12		B16signal	A13		D13signal	A14		E13signal	A15		C16signal	A16		D15signal	A17		E14signal	A18		D16signal	A19		E15signal	A20		F14signal	A21		E16signal	A22		F15signal	A23		F13signal	A24		G13signal	A25		F16signal	BATT_FAULT	A4signal	nCAS0		J14signal	nCAS1		J15signal	nCAS2		K15signal	nCAS3		K13signal	nCS0		G14signal	nCS1		G15signal	nCS2		G16signal	nCS3		H14signal	nCS4		H15signal	nCS5		H16signal	D0		E4signal	D1		F4signal	D2		F2signal	D3		G2signal	D4		H1signal	D5		J4signal	D6		K1signal	D7		L1signal	D8		D2signal	D9		E2signal	D10		F1signal	D11		H6signal	D12		J6signal	D13		J1signal	D14		K4signal	D15		L4signal	D16		D1signal	D17		E1signal	D18		G4signal	D19		G1signal	D20		J2signal	D21		K2signal	D22		L3signal	D23		M2signal	D24		E3signal	D25		F3signal	D26		G3signal	D27		H4signal	D28		J3signal	D29		K3signal	D30		L2signal	D31		M1signal	GP0		T10signal	GP1		P10signal	GP2		R10signal	GP3		N10signal	GP4		T9signal	GP5		P9signal	GP6		R8signal	GP7		N8signal	GP8		P8signal	GP9		T7signal	GP10		P7signal	GP11		T6signal	GP12		R7signal	GP13		R6signal	GP14		P6signal	GP15		N6signal	GP16		T5signal	GP17		R5signal	GP18		P5signal	GP19		T4signal	GP20		R4signal	GP21		T3signal	GP22		R3signal	GP23		T2signal	GP24		P4signal	GP25		R2signal	GP26		T1signal	GP27		R1signal	nIOIS16		N13signal	L_BIAS		R11signal	L_FCLK		T14signal	L_LCLK		R14signal	L_PCLK		P11signal	LDD0		N12signal	LDD1		T11signal	LDD2		R12signal	LDD3		P12signal	LDD4		T12signal	LDD5		R13signal	LDD6		T13signal	LDD7		P13signal	nOE		M15signal	nPCE1		M16signal	nPCE2		N15signal	PEXTAL		A8signal	nPIOR		T16signal	nPIOW		R16signal	nPOE		R15signal	nPREG		N14signal	PSKTSEL		P16signal	nPWAIT		N16signal	nPWE		T16signal	PWR_EN		A3signal	PXTAL		B8signal	nRAS0		K16signal	nRAS1		L13signal	nRAS2		L14signal	nRAS3		L15signal	RD_nWR		J13signal	RDY		H13signal	nRESET		B7signal	nRESET_OUT	C7signal	ROM_SEL		D6		# typo in Table 14-2 in [1] ('ROMSEL' is bad pin name)signal	RXD_1		B11signal	RXD_2		B10signal	RXD_3		C10signal	RXD_C		B1signal	SCLK_C		A2signal	nSDCAS		L16signal	SDCKE0		N1signal	SDCKE1		N2signal	SDCLK0		P1signal	SDCLK1		N3signal	SDCLK2		M3signal	nSDRAS		M14signal	SFRM_C		B3signal	SMROM_EN	M4signal	TCK		C5signal	TCK_BYP		A6signal	TDI		A5signal	TDO		B5signal	TESTCLK		B6signal	TEXTAL		C9signal	TMS		C6signal	nTRST		B4signal	TXTAL		B9signal	TXD_1		A11signal	TXD_2		D10signal	TXD_3		A10signal	TXD_C		C2signal	UDC-		A12signal	UDC+		C11signal	VDD		A7 C1 C15 H3 J16 P3 P15 T8signal	VDD_FAULT	C4signal	VDDP		C8signal	VDDX1		D5 D9 D11 E6 E7 E8 E9 E10 E11 K10 K11 L10 L11 M6 M7 M8 M9 M10 M11 N7 N9 N11signal	VDDX2		E12 F5 F12 G5 G12 H5 H12 J5 J12 K5 K12 L5 L12 M5 M12 N4 N5signal	VDDX3		D7signal	VSS		A8 D3 D8 D14 H2 K14 P2 P14 R9signal	VSSX		A1 B2 C3 D4 E5 F6 F7 F8 F9 F10 F11 G6 G7 G8 G9 G10 G11 H7 H8 H9 H10 H11 J7 J8 J9 J10 J11 K6 K7 K8 K9 L6 L7 L8 L9signal	nWE		M13# mandatory data registersregister	BSR	292	# Boundary Scan Register (see Table 16-2 in [1])register	BR	1	# Bypass Register# optional data registersregister	DIR	32	# Device Identification Register# see 16.5 in [1]instruction length 5# mandatory instructionsinstruction EXTEST		00000	BSRinstruction SAMPLE/PRELOAD	00001	BSRinstruction BYPASS		11111	BR# optional instructionsinstruction CLAMP		00100	BRinstruction HIGHZ		00101	BRinstruction IDCODE		00110	DIR# see Table 16-2 in [1]bit 291 I ? BATT_FAULTbit 290 I ? VDD_FAULTbit 289 O 1 PWR_ENbit 288 C 0 SFRM_Cbit 287 O ? SFRM_C 288 0 Zbit 286 I ? SFRM_Cbit 285 C 0 SCLK_Cbit 284 O ? SCLK_C 285 0 Zbit 283 I ? SCLK_Cbit 282 C 0 RXD_Cbit 281 O ? RXD_C 282 0 Zbit 280 I ? RXD_Cbit 279 C 0 TXD_Cbit 278 O ? TXD_C 279 0 Zbit 277 I ? TXD_Cbit 276 O ? D0 212 1 Zbit 275 I ? D0bit 274 O ? D8 212 1 Zbit 273 I ? D8bit 272 O ? D16 212 1 Zbit 271 I ? D16bit 270 O ? D24 212 1 Zbit 269 I ? D24bit 268 O ? D1 212 1 Zbit 267 I ? D1bit 266 O ? D9 212 1 Zbit 265 I ? D9bit 264 O ? D17 212 1 Zbit 263 I ? D17bit 262 O ? D25 212 1 Zbit 261 I ? D25bit 260 O ? D2 212 1 Zbit 259 I ? D2bit 258 O ? D10 212 1 Zbit 257 I ? D10bit 256 O ? D18 212 1 Zbit 255 I ? D18bit 254 O ? D26 212 1 Zbit 253 I ? D26bit 252 O ? D3 212 1 Zbit 251 I ? D3bit 250 O ? D11 212 1 Zbit 249 I ? D11bit 248 O ? D19 212 1 Zbit 247 I ? D19bit 246 O ? D27 212 1 Zbit 245 I ? D27bit 244 O ? D4 212 1 Zbit 243 I ? D4bit 242 O ? D12 212 1 Zbit 241 I ? D12bit 240 O ? D20 212 1 Zbit 239 I ? D20bit 238 O ? D28 212 1 Zbit 237 I ? D28bit 236 O ? D5 212 1 Zbit 235 I ? D5bit 234 O ? D13 212 1 Zbit 233 I ? D13bit 232 O ? D21 212 1 Zbit 231 I ? D21bit 230 O ? D29 212 1 Zbit 229 I ? D29bit 228 O ? D6 212 1 Zbit 227 I ? D6bit 226 O ? D14 212 1 Zbit 225 I ? D14bit 224 O ? D22 212 1 Zbit 223 I ? D22bit 222 O ? D30 212 1 Zbit 221 I ? D30bit 220 O ? D7 212 1 Zbit 219 I ? D7bit 218 O ? D15 212 1 Zbit 217 I ? D15bit 216 O ? D23 212 1 Zbit 215 I ? D23bit 214 O ? D31 212 1 Zbit 213 I ? D31bit 212 C 1 D[31:0]bit 211 O 0 SDCLK2bit 210 O 1 SDCKE1bit 209 C 1 SDCLK1bit 208 O ? SDCLK1 209 1 Z	# error (bad name) in Table 16-2 in [1]bit 207 O 0 SDCLK0bit 206 O 0 SDCKE0bit 205 I ? SMROM_ENbit 204 C 0 GP27bit 203 O ? GP27 204 0 Zbit 202 I ? GP27bit 201 C 0 GP26bit 200 O ? GP26 201 0 Zbit 199 I ? GP26bit 198 C 0 GP25bit 197 O ? GP25 198 0 Zbit 196 I ? GP25bit 195 C 0 GP24bit 194 O ? GP24 195 0 Zbit 193 I ? GP24bit 192 C 0 GP23bit 191 O ? GP23 192 0 Zbit 190 I ? GP23bit 189 C 0 GP22bit 188 O ? GP22 189 0 Zbit 187 I ? GP22bit 186 C 0 GP21bit 185 O ? GP21 186 0 Zbit 184 I ? GP21bit 183 C 0 GP20bit 182 O ? GP20 183 0 Zbit 181 I ? GP20bit 180 C 0 GP19bit 179 O ? GP19 180 0 Zbit 178 I ? GP19bit 177 C 0 GP18bit 176 O ? GP18 177 0 Zbit 175 I ? GP18bit 174 C 0 GP17bit 173 O ? GP17 174 0 Zbit 172 I ? GP17bit 171 C 0 GP16bit 170 O ? GP16 171 0 Zbit 169 I ? GP16bit 168 C 0 GP15bit 167 O ? GP15 168 0 Zbit 166 I ? GP15bit 165 C 0 GP14bit 164 O ? GP14 165 0 Zbit 163 I ? GP14bit 162 C 0 GP13bit 161 O ? GP13 162 0 Zbit 160 I ? GP13bit 159 C 0 GP12bit 158 O ? GP12 159 0 Zbit 157 I ? GP12bit 156 C 0 GP11bit 155 O ? GP11 156 0 Zbit 154 I ? GP11bit 153 C 0 GP10bit 152 O ? GP10 153 0 Zbit 151 I ? GP10bit 150 C 0 GP9bit 149 O ? GP9 150 0 Zbit 148 I ? GP9bit 147 C 0 GP8bit 146 O ? GP8 147 0 Zbit 145 I ? GP8bit 144 C 0 GP7bit 143 O ? GP7 144 0 Zbit 142 I ? GP7bit 141 C 0 GP6bit 140 O ? GP6 141 0 Zbit 139 I ? GP6bit 138 C 0 GP5bit 137 O ? GP5 138 0 Zbit 136 I ? GP5bit 135 C 0 GP4bit 134 O ? GP4 135 0 Zbit 133 I ? GP4bit 132 C 0 GP3bit 131 O ? GP3 132 0 Zbit 130 I ? GP3bit 129 C 0 GP2bit 128 O ? GP2 129 0 Zbit 127 I ? GP2bit 126 C 0 GP1bit 125 O ? GP1 126 0 Zbit 124 I ? GP1bit 123 C 0 GP0bit 122 O ? GP0 123 0 Zbit 121 I ? GP0bit 120 C 0 L_BIASbit 119 O ? L_BIAS 120 0 Zbit 118 I ? L_BIASbit 117 C 0 L_PCLKbit 116 O ? L_PCLK 117 0 Zbit 115 I ? L_PCLKbit 114 C 0 LDD0bit 113 O ? LDD0 114 0 Zbit 112 I ? LDD0bit 111 C 0 LDD1bit 110 O ? LDD1 111 0 Zbit 109 I ? LDD1bit 108 C 0 LDD2bit 107 O ? LDD2 108 0 Zbit 106 I ? LDD2bit 105 C 0 LDD3bit 104 O ? LDD3 105 0 Zbit 103 I ? LDD3bit 102 C 0 LDD4bit 101 O ? LDD4 102 0 Zbit 100 I ? LDD4bit  99 C 0 LDD5bit  98 O ? LDD5 99 0 Zbit  97 I ? LDD5bit  96 C 0 LDD6bit  95 O ? LDD6 96 0 Zbit  94 I ? LDD6bit  93 C 0 LDD7bit  92 O ? LDD7 93 0 Zbit  91 I ? LDD7bit  90 C 0 L_LCLKbit  89 O ? L_LCLK 90 0 Zbit  88 I ? L_LCLKbit  87 C 0 L_FCLKbit  86 O ? L_FCLK 87 0 Zbit  85 I ? L_FCLKbit  84 O 0 nPOEbit  83 O 0 nPWEbit  82 O 0 nPIORbit  81 O 0 nPIOWbit  80 O 0 PSKTSELbit  79 I ? nIOIS16bit  78 I ? nPWAITbit  77 O 0 nPREGbit  76 O 1 nPCE2bit  75 O 1 nPCE1bit  74 O 1 .bit  73 O 1 nWE 74 1 Zbit  72 O 0 nOE 74 1 Zbit  71 O 0 nSDRAS 74 1 Zbit  70 O 0 nSDCAS 74 1 Zbit  69 O 0 nRAS3bit  68 O 0 nRAS2bit  67 O 0 nRAS1bit  66 O 1 nRAS0 74 1 Zbit  65 O 1 nCAS3 74 1 Zbit  64 O 1 nCAS2 74 1 Zbit  63 O 1 nCAS1 74 1 Zbit  62 O 1 nCAS0 74 1 Zbit  61 O 0 RD_nWRbit  60 I ? RDYbit  59 O 1 nCS5bit  58 O 1 nCS4bit  57 O 1 nCS3bit  56 O 1 nCS2bit  55 O 1 nCS1bit  54 O 1 nCS0bit  53 O 0 A25 74 1 Zbit  52 O 0 A24 74 1 Zbit  51 O 0 A23 74 1 Zbit  50 O 0 A22 74 1 Zbit  49 O 0 A21 74 1 Zbit  48 O 0 A20 74 1 Zbit  47 O 0 A19 74 1 Zbit  46 O 0 A18 74 1 Zbit  45 O 0 A17 74 1 Zbit  44 O 0 A16 74 1 Zbit  43 O 0 A15 74 1 Zbit  42 O 0 A14 74 1 Zbit  41 O 0 A13 74 1 Zbit  40 O 0 A12 74 1 Zbit  39 O 0 A11 74 1 Zbit  38 O 0 A10 74 1 Zbit  37 O 0 A9 74 1 Zbit  36 O 0 A8 74 1 Zbit  35 O 0 A7 74 1 Zbit  34 O 0 A6 74 1 Zbit  33 O 0 A5 74 1 Zbit  32 O 0 A4 74 1 Zbit  31 O 0 A3 74 1 Zbit  30 O 0 A2 74 1 Zbit  29 O 0 A1 74 1 Zbit  28 O 0 A0 74 1 Zbit  27 C 1 UDC-bit  26 O ? UDC- 27 1 Zbit  25 I ? UDC-bit  24 X ? UDC-/UDC+bit  23 C 1 UDC+bit  22 O ? UDC+ 23 1 Zbit  21 I ? UDC+bit  20 C 0 RXD_1bit  19 O ? RXD_1 20 0 Zbit  18 I ? RXD_1bit  17 C 0 TXD_1bit  16 O ? TXD_1 17 0 Zbit  15 I ? TXD_1bit  14 C 0 RXD_2bit  13 O ? RXD_2 14 0 Zbit  12 I ? RXD_2bit  11 C 0 TXD_2bit  10 O ? TXD_2 11 0 Zbit   9 I ? TXD_2bit   8 C 0 RXD_3bit   7 O ? RXD_3 8 0 Zbit   6 I ? RXD_3bit   5 C 0 TXD_3bit   4 O ? TXD_3 5 0 Zbit   3 I ? TXD_3bit   2 I ? nRESETbit   1 O 1 nRESET_OUTbit   0 I ? ROM_SELinitbus sa1110

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -