⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 dizishengcheng.rpt

📁 这是一个信号发生器得程序
💻 RPT
📖 第 1 页 / 共 2 页
字号:

Device-Specific Information:                      f:\zuixin\dizishengcheng.rpt
dizishengcheng

** FASTTRACK INTERCONNECT UTILIZATION **

Row FastTrack Interconnect:

          Global         Left Half-      Right Half-
         FastTrack       FastTrack       FastTrack 
Row     Interconnect    Interconnect    Interconnect    Input Pins     Output Pins     Bidir Pins
A:       0/ 96(  0%)     1/ 48(  2%)     0/ 48(  0%)    0/16(  0%)      1/16(  6%)     0/16(  0%)
B:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)
C:       6/ 96(  6%)     2/ 48(  4%)     3/ 48(  6%)    0/16(  0%)      9/16( 56%)     0/16(  0%)


Column FastTrack Interconnect:

         FastTrack                                 
Column  Interconnect    Input Pins     Output Pins     Bidir Pins
01:      1/24(  4%)     0/4(  0%)      1/4( 25%)       0/4(  0%)
02:      1/24(  4%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
03:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
04:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
05:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
06:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
07:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
08:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
09:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
10:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
11:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
12:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
13:      1/24(  4%)     0/4(  0%)      1/4( 25%)       0/4(  0%)
14:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
15:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
16:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
17:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
18:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
19:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
20:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
21:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
22:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
23:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
24:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
EA:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)


Device-Specific Information:                      f:\zuixin\dizishengcheng.rpt
dizishengcheng

** CLOCK SIGNALS **

Type     Fan-out       Name
INPUT       12         clk


Device-Specific Information:                      f:\zuixin\dizishengcheng.rpt
dizishengcheng

** EQUATIONS **

clk      : INPUT;
wren     : INPUT;

-- Node name is 'wraddress0' 
-- Equation name is 'wraddress0', type is output 
wraddress0 =  _LC3_C9;

-- Node name is 'wraddress1' 
-- Equation name is 'wraddress1', type is output 
wraddress1 =  _LC4_C14;

-- Node name is 'wraddress2' 
-- Equation name is 'wraddress2', type is output 
wraddress2 =  _LC6_C14;

-- Node name is 'wraddress3' 
-- Equation name is 'wraddress3', type is output 
wraddress3 =  _LC2_C14;

-- Node name is 'wraddress4' 
-- Equation name is 'wraddress4', type is output 
wraddress4 =  _LC8_C14;

-- Node name is 'wraddress5' 
-- Equation name is 'wraddress5', type is output 
wraddress5 =  _LC1_C14;

-- Node name is 'wraddress6' 
-- Equation name is 'wraddress6', type is output 
wraddress6 =  _LC3_C2;

-- Node name is 'wraddress7' 
-- Equation name is 'wraddress7', type is output 
wraddress7 =  _LC7_C2;

-- Node name is 'wraddress8' 
-- Equation name is 'wraddress8', type is output 
wraddress8 =  _LC8_C2;

-- Node name is 'wraddress9' 
-- Equation name is 'wraddress9', type is output 
wraddress9 =  _LC5_C2;

-- Node name is 'wraddress10' 
-- Equation name is 'wraddress10', type is output 
wraddress10 =  _LC1_C2;

-- Node name is 'zhongduan' 
-- Equation name is 'zhongduan', type is output 
zhongduan =  _LC1_C1;

-- Node name is '|lpm_add_sub:54|addcore:adder|:87' from file "addcore.tdf" line 312, column 64
-- Equation name is '_LC3_C14', type is buried 
_LC3_C14 = LCELL( _EQ001);
  _EQ001 =  _LC3_C9 &  _LC4_C14 &  _LC6_C14;

-- Node name is '|lpm_add_sub:54|addcore:adder|:91' from file "addcore.tdf" line 312, column 64
-- Equation name is '_LC7_C14', type is buried 
_LC7_C14 = LCELL( _EQ002);
  _EQ002 =  _LC2_C14 &  _LC3_C14;

-- Node name is '|lpm_add_sub:54|addcore:adder|:99' from file "addcore.tdf" line 312, column 64
-- Equation name is '_LC5_C14', type is buried 
_LC5_C14 = LCELL( _EQ003);
  _EQ003 =  _LC1_C14 &  _LC2_C14 &  _LC3_C14 &  _LC8_C14;

-- Node name is '|lpm_add_sub:54|addcore:adder|:103' from file "addcore.tdf" line 312, column 64
-- Equation name is '_LC4_C2', type is buried 
_LC4_C2  = LCELL( _EQ004);
  _EQ004 =  _LC3_C2 &  _LC5_C14;

-- Node name is '|lpm_add_sub:54|addcore:adder|:111' from file "addcore.tdf" line 312, column 64
-- Equation name is '_LC6_C2', type is buried 
_LC6_C2  = LCELL( _EQ005);
  _EQ005 =  _LC3_C2 &  _LC5_C14 &  _LC7_C2 &  _LC8_C2;

-- Node name is ':16' 
-- Equation name is '_LC1_C2', type is buried 
_LC1_C2  = DFFE( _EQ006, GLOBAL( clk),  VCC,  VCC,  wren);
  _EQ006 =  _LC1_C2 & !_LC5_C2
         #  _LC1_C2 & !_LC6_C2
         # !_LC1_C2 &  _LC5_C2 &  _LC6_C2;

-- Node name is ':17' 
-- Equation name is '_LC5_C2', type is buried 
_LC5_C2  = DFFE( _EQ007, GLOBAL( clk),  VCC,  VCC,  wren);
  _EQ007 =  _LC5_C2 & !_LC6_C2
         # !_LC5_C2 &  _LC6_C2;

-- Node name is ':18' 
-- Equation name is '_LC8_C2', type is buried 
_LC8_C2  = DFFE( _EQ008, GLOBAL( clk),  VCC,  VCC,  wren);
  _EQ008 = !_LC4_C2 &  _LC8_C2
         # !_LC7_C2 &  _LC8_C2
         #  _LC4_C2 &  _LC7_C2 & !_LC8_C2;

-- Node name is ':19' 
-- Equation name is '_LC7_C2', type is buried 
_LC7_C2  = DFFE( _EQ009, GLOBAL( clk),  VCC,  VCC,  wren);
  _EQ009 = !_LC3_C2 &  _LC7_C2
         # !_LC5_C14 &  _LC7_C2
         #  _LC3_C2 &  _LC5_C14 & !_LC7_C2;

-- Node name is ':20' 
-- Equation name is '_LC3_C2', type is buried 
_LC3_C2  = DFFE( _EQ010, GLOBAL( clk),  VCC,  VCC,  wren);
  _EQ010 =  _LC3_C2 & !_LC5_C14
         # !_LC3_C2 &  _LC5_C14;

-- Node name is ':21' 
-- Equation name is '_LC1_C14', type is buried 
_LC1_C14 = DFFE( _EQ011, GLOBAL( clk),  VCC,  VCC,  wren);
  _EQ011 =  _LC1_C14 & !_LC7_C14
         #  _LC1_C14 & !_LC8_C14
         # !_LC1_C14 &  _LC7_C14 &  _LC8_C14;

-- Node name is ':22' 
-- Equation name is '_LC8_C14', type is buried 
_LC8_C14 = DFFE( _EQ012, GLOBAL( clk),  VCC,  VCC,  wren);
  _EQ012 = !_LC2_C14 &  _LC8_C14
         # !_LC3_C14 &  _LC8_C14
         #  _LC2_C14 &  _LC3_C14 & !_LC8_C14;

-- Node name is ':23' 
-- Equation name is '_LC2_C14', type is buried 
_LC2_C14 = DFFE( _EQ013, GLOBAL( clk),  VCC,  VCC,  wren);
  _EQ013 =  _LC2_C14 & !_LC3_C14
         # !_LC2_C14 &  _LC3_C14;

-- Node name is ':24' 
-- Equation name is '_LC6_C14', type is buried 
_LC6_C14 = DFFE( _EQ014, GLOBAL( clk),  VCC,  VCC,  wren);
  _EQ014 = !_LC4_C14 &  _LC6_C14
         # !_LC3_C9 &  _LC6_C14
         #  _LC3_C9 &  _LC4_C14 & !_LC6_C14;

-- Node name is ':25' 
-- Equation name is '_LC4_C14', type is buried 
_LC4_C14 = DFFE( _EQ015, GLOBAL( clk),  VCC,  VCC,  wren);
  _EQ015 = !_LC3_C9 &  _LC4_C14
         #  _LC3_C9 & !_LC4_C14;

-- Node name is ':26' 
-- Equation name is '_LC3_C9', type is buried 
_LC3_C9  = DFFE(!_LC3_C9, GLOBAL( clk),  VCC,  VCC,  wren);

-- Node name is ':38' 
-- Equation name is '_LC2_C2', type is buried 
_LC2_C2  = LCELL( _EQ016);
  _EQ016 =  _LC1_C2 &  _LC5_C2 &  _LC6_C2;

-- Node name is ':52' 
-- Equation name is '_LC1_C1', type is buried 
_LC1_C1  = DFFE( VCC, GLOBAL( clk),  VCC,  VCC,  _LC2_C2);



Project Information                               f:\zuixin\dizishengcheng.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Multi-Level

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'ACEX1K' family

      CARRY_CHAIN                         = ignore
      CARRY_CHAIN_LENGTH                  = 32
      CASCADE_CHAIN                       = ignore
      CASCADE_CHAIN_LENGTH                = 2
      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SUBFACTOR_EXTRACTION                = on
      IGNORE_SOFT_BUFFERS                 = on
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Use Quartus Fitter                        = on
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:01
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:01
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:02


Memory Allocated
-----------------

Peak memory allocated during compilation  = 37,298K

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -