⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 dizishengcheng.rpt

📁 这是一个信号发生器得程序
💻 RPT
📖 第 1 页 / 共 2 页
字号:
Project Information                               f:\zuixin\dizishengcheng.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 08/22/2008 15:28:11

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

dizishengcheng
      EP1K10TC100-1        2      12     0    0         0  %    18       3  %

User Pins:                 2      12     0  



Project Information                               f:\zuixin\dizishengcheng.rpt

** FILE HIERARCHY **



|lpm_add_sub:54|
|lpm_add_sub:54|addcore:adder|
|lpm_add_sub:54|altshift:result_ext_latency_ffs|
|lpm_add_sub:54|altshift:carry_ext_latency_ffs|
|lpm_add_sub:54|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                      f:\zuixin\dizishengcheng.rpt
dizishengcheng

***** Logic for device 'dizishengcheng' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF

                                                                    
                               w                             w      
                               r                             r      
                   R R R R   R a           R R R R   R R R R a R    
                   E E E E   E d           E E E E   E E E E d E    
                   S S S S   S d V         S S S S   S S S S d S ^  
                   E E E E   E r C         E E E E V E E E E r E D  
                 # R R R R   R e C         R R R R C R R R R e R A  
                 T V V V V G V s I G G G G V V V V C V V V V s V T  
                 C E E E E N E s N N N N N E E E E I E E E E s E A  
                 K D D D D D D 3 T D D D D D D D D O D D D D 9 D 0  
               ----------------------------------------------------_ 
              / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
             /     99  97  95  93  91  89  87  85  83  81  79  77    | 
 ^CONF_DONE |  1                                                    75 | ^DCLK 
      ^nCEO |  2                                                    74 | ^nCE 
       #TDO |  3                                                    73 | #TDI 
      VCCIO |  4                                                    72 | VCCINT 
   RESERVED |  5                                                    71 | RESERVED 
   RESERVED |  6                                                    70 | wraddress6 
   RESERVED |  7                                                    69 | RESERVED 
   RESERVED |  8                                                    68 | RESERVED 
   RESERVED |  9                                                    67 | VCCIO 
   RESERVED | 10                                                    66 | GND 
        GND | 11                                                    65 | RESERVED 
     VCCINT | 12                                                    64 | RESERVED 
   RESERVED | 13                   EP1K10TC100-1                    63 | RESERVED 
   RESERVED | 14                                                    62 | RESERVED 
   RESERVED | 15                                                    61 | RESERVED 
   RESERVED | 16                                                    60 | VCCINT 
      VCCIO | 17                                                    59 | GND 
        GND | 18                                                    58 | zhongduan 
 wraddress5 | 19                                                    57 | wraddress0 
wraddress10 | 20                                                    56 | wraddress8 
 wraddress1 | 21                                                    55 | wraddress7 
 wraddress4 | 22                                                    54 | ^MSEL0 
 wraddress2 | 23                                                    53 | ^MSEL1 
       #TMS | 24                                                    52 | VCCINT 
   ^nSTATUS | 25                                                    51 | ^nCONFIG 
            |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
             \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
              \----------------------------------------------------- 
                 R R R R R R R R R V G V w c G G G R V R R R R R R  
                 E E E E E E E E E C N C r l N N N E C E E E E E E  
                 S S S S S S S S S C D C e k D D D S C S S S S S S  
                 E E E E E E E E E I   _ n     _   E I E E E E E E  
                 R R R R R R R R R N   C       C   R O R R R R R R  
                 V V V V V V V V V T   K       K   V   V V V V V V  
                 E E E E E E E E E     L       L   E   E E E E E E  
                 D D D D D D D D D     K       K   D   D D D D D D  
                                                                    
                                                                    
                                                                    


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:                      f:\zuixin\dizishengcheng.rpt
dizishengcheng

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
C1       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
C2       8/ 8(100%)   2/ 8( 25%)   4/ 8( 50%)    1/2    0/2       2/22(  9%)   
C9       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
C14      8/ 8(100%)   1/ 8( 12%)   5/ 8( 62%)    1/2    0/2       2/22(  9%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 2/6      ( 33%)
Total I/O pins used:                            12/60     ( 20%)
Total logic cells used:                         18/576    (  3%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.16/4    ( 79%)
Total fan-in:                                  57/2304    (  2%)

Total input pins required:                       2
Total input I/O cell registers required:         0
Total output pins required:                     12
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     18
Total flipflops required:                       12
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      1   8   0   0   0   0   0   0   1   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0     18/0  

Total:   1   8   0   0   0   0   0   0   1   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0     18/0  



Device-Specific Information:                      f:\zuixin\dizishengcheng.rpt
dizishengcheng

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  39      -     -    -    --      INPUT  G          ^    0    0    0    0  clk
  38      -     -    -    --      INPUT             ^    0    0    0   11  wren


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                      f:\zuixin\dizishengcheng.rpt
dizishengcheng

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  57      -     -    C    --     OUTPUT                 0    1    0    0  wraddress0
  21      -     -    C    --     OUTPUT                 0    1    0    0  wraddress1
  23      -     -    C    --     OUTPUT                 0    1    0    0  wraddress2
  93      -     -    -    13     OUTPUT                 0    1    0    0  wraddress3
  22      -     -    C    --     OUTPUT                 0    1    0    0  wraddress4
  19      -     -    C    --     OUTPUT                 0    1    0    0  wraddress5
  70      -     -    A    --     OUTPUT                 0    1    0    0  wraddress6
  55      -     -    C    --     OUTPUT                 0    1    0    0  wraddress7
  56      -     -    C    --     OUTPUT                 0    1    0    0  wraddress8
  78      -     -    -    01     OUTPUT                 0    1    0    0  wraddress9
  20      -     -    C    --     OUTPUT                 0    1    0    0  wraddress10
  58      -     -    C    --     OUTPUT                 0    1    0    0  zhongduan


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                      f:\zuixin\dizishengcheng.rpt
dizishengcheng

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      3     -    C    14       AND2                0    3    0    4  |lpm_add_sub:54|addcore:adder|:87
   -      7     -    C    14       AND2                0    2    0    1  |lpm_add_sub:54|addcore:adder|:91
   -      5     -    C    14       AND2                0    4    0    4  |lpm_add_sub:54|addcore:adder|:99
   -      4     -    C    02       AND2                0    2    0    1  |lpm_add_sub:54|addcore:adder|:103
   -      6     -    C    02       AND2                0    4    0    3  |lpm_add_sub:54|addcore:adder|:111
   -      1     -    C    02       DFFE   +            1    2    1    1  :16
   -      5     -    C    02       DFFE   +            1    1    1    2  :17
   -      8     -    C    02       DFFE   +            1    2    1    1  :18
   -      7     -    C    02       DFFE   +            1    2    1    2  :19
   -      3     -    C    02       DFFE   +            1    1    1    3  :20
   -      1     -    C    14       DFFE   +            1    2    1    1  :21
   -      8     -    C    14       DFFE   +            1    2    1    2  :22
   -      2     -    C    14       DFFE   +            1    1    1    3  :23
   -      6     -    C    14       DFFE   +            1    2    1    1  :24
   -      4     -    C    14       DFFE   +            1    1    1    2  :25
   -      3     -    C    09       DFFE   +            1    0    1    3  :26
   -      2     -    C    02       AND2                0    3    0    1  :38
   -      1     -    C    01       DFFE   +            0    1    1    0  :52


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
p = Packed register

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -