⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 fsl_usb2_udc.h

📁 linux下面gadget设备驱动
💻 H
📖 第 1 页 / 共 2 页
字号:
/* * Freescale USB device/endpoint management registers */#ifndef __FSL_USB2_UDC_H#define __FSL_USB2_UDC_H/* ### define USB registers here */#define USB_MAX_CTRL_PAYLOAD		64#define USB_DR_SYS_OFFSET		0x400 /* USB DR device mode registers (Little Endian) */struct usb_dr_device {	/* Capability register */	u8 res1[256];	u16 caplength;		/* Capability Register Length */	u16 hciversion;		/* Host Controller Interface Version */	u32 hcsparams;		/* Host Controller Structual Parameters */	u32 hccparams;		/* Host Controller Capability Parameters */	u8 res2[20];	u32 dciversion;		/* Device Controller Interface Version */	u32 dccparams;		/* Device Controller Capability Parameters */	u8 res3[24];	/* Operation register */	u32 usbcmd;		/* USB Command Register */	u32 usbsts;		/* USB Status Register */	u32 usbintr;		/* USB Interrupt Enable Register */	u32 frindex;		/* Frame Index Register */	u8 res4[4];	u32 deviceaddr;		/* Device Address */	u32 endpointlistaddr;	/* Endpoint List Address Register */	u8 res5[4];	u32 burstsize;		/* Master Interface Data Burst Size Register */	u32 txttfilltuning;	/* Transmit FIFO Tuning Controls Register */	u8 res6[24];	u32 configflag;		/* Configure Flag Register */	u32 portsc1;		/* Port 1 Status and Control Register */	u8 res7[28];	u32 otgsc;		/* On-The-Go Status and Control */	u32 usbmode;		/* USB Mode Register */	u32 endptsetupstat;	/* Endpoint Setup Status Register */	u32 endpointprime;	/* Endpoint Initialization Register */	u32 endptflush;		/* Endpoint Flush Register */	u32 endptstatus;	/* Endpoint Status Register */	u32 endptcomplete;	/* Endpoint Complete Register */	u32 endptctrl[6];	/* Endpoint Control Registers */}; /* USB DR host mode registers (Little Endian) */struct usb_dr_host {	/* Capability register */	u8 res1[256];	u16 caplength;		/* Capability Register Length */	u16 hciversion;		/* Host Controller Interface Version */	u32 hcsparams;		/* Host Controller Structual Parameters */	u32 hccparams;		/* Host Controller Capability Parameters */	u8 res2[20];	u32 dciversion;		/* Device Controller Interface Version */	u32 dccparams;		/* Device Controller Capability Parameters */	u8 res3[24];	/* Operation register */	u32 usbcmd;		/* USB Command Register */	u32 usbsts;		/* USB Status Register */	u32 usbintr;		/* USB Interrupt Enable Register */	u32 frindex;		/* Frame Index Register */	u8 res4[4];	u32 periodiclistbase;	/* Periodic Frame List Base Address Register */	u32 asynclistaddr;	/* Current Asynchronous List Address Register */	u8 res5[4];	u32 burstsize;		/* Master Interface Data Burst Size Register */	u32 txttfilltuning;	/* Transmit FIFO Tuning Controls Register */	u8 res6[24];	u32 configflag;		/* Configure Flag Register */	u32 portsc1;		/* Port 1 Status and Control Register */	u8 res7[28];	u32 otgsc;		/* On-The-Go Status and Control */	u32 usbmode;		/* USB Mode Register */	u32 endptsetupstat;	/* Endpoint Setup Status Register */	u32 endpointprime;	/* Endpoint Initialization Register */	u32 endptflush;		/* Endpoint Flush Register */	u32 endptstatus;	/* Endpoint Status Register */	u32 endptcomplete;	/* Endpoint Complete Register */	u32 endptctrl[6];	/* Endpoint Control Registers */}; /* non-EHCI USB system interface registers (Big Endian) */struct usb_sys_interface {	u32 snoop1;	u32 snoop2;	u32 age_cnt_thresh;	/* Age Count Threshold Register */	u32 pri_ctrl;		/* Priority Control Register */	u32 si_ctrl;		/* System Interface Control Register */	u8 res[236];	u32 control;		/* General Purpose Control Register */};/* ep0 transfer state */#define WAIT_FOR_SETUP          0#define DATA_STATE_XMIT         1#define DATA_STATE_NEED_ZLP     2#define WAIT_FOR_OUT_STATUS     3#define DATA_STATE_RECV         4/* Device Controller Capability Parameter register */#define DCCPARAMS_DC				0x00000080#define DCCPARAMS_DEN_MASK			0x0000001f/* Frame Index Register Bit Masks */#define	USB_FRINDEX_MASKS			0x3fff/* USB CMD  Register Bit Masks */#define  USB_CMD_RUN_STOP                     0x00000001#define  USB_CMD_CTRL_RESET                   0x00000002#define  USB_CMD_PERIODIC_SCHEDULE_EN         0x00000010#define  USB_CMD_ASYNC_SCHEDULE_EN            0x00000020#define  USB_CMD_INT_AA_DOORBELL              0x00000040#define  USB_CMD_ASP                          0x00000300#define  USB_CMD_ASYNC_SCH_PARK_EN            0x00000800#define  USB_CMD_SUTW                         0x00002000#define  USB_CMD_ATDTW                        0x00004000#define  USB_CMD_ITC                          0x00FF0000/* bit 15,3,2 are frame list size */#define  USB_CMD_FRAME_SIZE_1024              0x00000000#define  USB_CMD_FRAME_SIZE_512               0x00000004#define  USB_CMD_FRAME_SIZE_256               0x00000008#define  USB_CMD_FRAME_SIZE_128               0x0000000C#define  USB_CMD_FRAME_SIZE_64                0x00008000#define  USB_CMD_FRAME_SIZE_32                0x00008004#define  USB_CMD_FRAME_SIZE_16                0x00008008#define  USB_CMD_FRAME_SIZE_8                 0x0000800C/* bit 9-8 are async schedule park mode count */#define  USB_CMD_ASP_00                       0x00000000#define  USB_CMD_ASP_01                       0x00000100#define  USB_CMD_ASP_10                       0x00000200#define  USB_CMD_ASP_11                       0x00000300#define  USB_CMD_ASP_BIT_POS                  8/* bit 23-16 are interrupt threshold control */#define  USB_CMD_ITC_NO_THRESHOLD             0x00000000#define  USB_CMD_ITC_1_MICRO_FRM              0x00010000#define  USB_CMD_ITC_2_MICRO_FRM              0x00020000#define  USB_CMD_ITC_4_MICRO_FRM              0x00040000#define  USB_CMD_ITC_8_MICRO_FRM              0x00080000#define  USB_CMD_ITC_16_MICRO_FRM             0x00100000#define  USB_CMD_ITC_32_MICRO_FRM             0x00200000#define  USB_CMD_ITC_64_MICRO_FRM             0x00400000#define  USB_CMD_ITC_BIT_POS                  16/* USB STS Register Bit Masks */#define  USB_STS_INT                          0x00000001#define  USB_STS_ERR                          0x00000002#define  USB_STS_PORT_CHANGE                  0x00000004#define  USB_STS_FRM_LST_ROLL                 0x00000008#define  USB_STS_SYS_ERR                      0x00000010#define  USB_STS_IAA                          0x00000020#define  USB_STS_RESET                        0x00000040#define  USB_STS_SOF                          0x00000080#define  USB_STS_SUSPEND                      0x00000100#define  USB_STS_HC_HALTED                    0x00001000#define  USB_STS_RCL                          0x00002000#define  USB_STS_PERIODIC_SCHEDULE            0x00004000#define  USB_STS_ASYNC_SCHEDULE               0x00008000/* USB INTR Register Bit Masks */#define  USB_INTR_INT_EN                      0x00000001#define  USB_INTR_ERR_INT_EN                  0x00000002#define  USB_INTR_PTC_DETECT_EN               0x00000004#define  USB_INTR_FRM_LST_ROLL_EN             0x00000008#define  USB_INTR_SYS_ERR_EN                  0x00000010#define  USB_INTR_ASYN_ADV_EN                 0x00000020#define  USB_INTR_RESET_EN                    0x00000040#define  USB_INTR_SOF_EN                      0x00000080#define  USB_INTR_DEVICE_SUSPEND              0x00000100/* Device Address bit masks */#define  USB_DEVICE_ADDRESS_MASK              0xFE000000#define  USB_DEVICE_ADDRESS_BIT_POS           25/* endpoint list address bit masks */#define USB_EP_LIST_ADDRESS_MASK              0xfffff800/* PORTSCX  Register Bit Masks */#define  PORTSCX_CURRENT_CONNECT_STATUS       0x00000001#define  PORTSCX_CONNECT_STATUS_CHANGE        0x00000002#define  PORTSCX_PORT_ENABLE                  0x00000004#define  PORTSCX_PORT_EN_DIS_CHANGE           0x00000008#define  PORTSCX_OVER_CURRENT_ACT             0x00000010#define  PORTSCX_OVER_CURRENT_CHG             0x00000020#define  PORTSCX_PORT_FORCE_RESUME            0x00000040#define  PORTSCX_PORT_SUSPEND                 0x00000080#define  PORTSCX_PORT_RESET                   0x00000100#define  PORTSCX_LINE_STATUS_BITS             0x00000C00#define  PORTSCX_PORT_POWER                   0x00001000#define  PORTSCX_PORT_INDICTOR_CTRL           0x0000C000#define  PORTSCX_PORT_TEST_CTRL               0x000F0000#define  PORTSCX_WAKE_ON_CONNECT_EN           0x00100000#define  PORTSCX_WAKE_ON_CONNECT_DIS          0x00200000#define  PORTSCX_WAKE_ON_OVER_CURRENT         0x00400000#define  PORTSCX_PHY_LOW_POWER_SPD            0x00800000#define  PORTSCX_PORT_FORCE_FULL_SPEED        0x01000000#define  PORTSCX_PORT_SPEED_MASK              0x0C000000#define  PORTSCX_PORT_WIDTH                   0x10000000#define  PORTSCX_PHY_TYPE_SEL                 0xC0000000/* bit 11-10 are line status */#define  PORTSCX_LINE_STATUS_SE0              0x00000000#define  PORTSCX_LINE_STATUS_JSTATE           0x00000400#define  PORTSCX_LINE_STATUS_KSTATE           0x00000800#define  PORTSCX_LINE_STATUS_UNDEF            0x00000C00#define  PORTSCX_LINE_STATUS_BIT_POS          10/* bit 15-14 are port indicator control */#define  PORTSCX_PIC_OFF                      0x00000000#define  PORTSCX_PIC_AMBER                    0x00004000#define  PORTSCX_PIC_GREEN                    0x00008000#define  PORTSCX_PIC_UNDEF                    0x0000C000#define  PORTSCX_PIC_BIT_POS                  14/* bit 19-16 are port test control */#define  PORTSCX_PTC_DISABLE                  0x00000000#define  PORTSCX_PTC_JSTATE                   0x00010000#define  PORTSCX_PTC_KSTATE                   0x00020000#define  PORTSCX_PTC_SEQNAK                   0x00030000#define  PORTSCX_PTC_PACKET                   0x00040000#define  PORTSCX_PTC_FORCE_EN                 0x00050000#define  PORTSCX_PTC_BIT_POS                  16/* bit 27-26 are port speed */#define  PORTSCX_PORT_SPEED_FULL              0x00000000#define  PORTSCX_PORT_SPEED_LOW               0x04000000#define  PORTSCX_PORT_SPEED_HIGH              0x08000000#define  PORTSCX_PORT_SPEED_UNDEF             0x0C000000#define  PORTSCX_SPEED_BIT_POS                26/* bit 28 is parallel transceiver width for UTMI interface */#define  PORTSCX_PTW                          0x10000000#define  PORTSCX_PTW_8BIT                     0x00000000#define  PORTSCX_PTW_16BIT                    0x10000000/* bit 31-30 are port transceiver select */#define  PORTSCX_PTS_UTMI                     0x00000000#define  PORTSCX_PTS_ULPI                     0x80000000#define  PORTSCX_PTS_FSLS                     0xC0000000#define  PORTSCX_PTS_BIT_POS                  30/* otgsc Register Bit Masks */#define  OTGSC_CTRL_VUSB_DISCHARGE            0x00000001#define  OTGSC_CTRL_VUSB_CHARGE               0x00000002#define  OTGSC_CTRL_OTG_TERM                  0x00000008#define  OTGSC_CTRL_DATA_PULSING              0x00000010#define  OTGSC_STS_USB_ID                     0x00000100#define  OTGSC_STS_A_VBUS_VALID               0x00000200#define  OTGSC_STS_A_SESSION_VALID            0x00000400#define  OTGSC_STS_B_SESSION_VALID            0x00000800#define  OTGSC_STS_B_SESSION_END              0x00001000#define  OTGSC_STS_1MS_TOGGLE                 0x00002000#define  OTGSC_STS_DATA_PULSING               0x00004000#define  OTGSC_INTSTS_USB_ID                  0x00010000#define  OTGSC_INTSTS_A_VBUS_VALID            0x00020000#define  OTGSC_INTSTS_A_SESSION_VALID         0x00040000#define  OTGSC_INTSTS_B_SESSION_VALID         0x00080000#define  OTGSC_INTSTS_B_SESSION_END           0x00100000#define  OTGSC_INTSTS_1MS                     0x00200000#define  OTGSC_INTSTS_DATA_PULSING            0x00400000#define  OTGSC_INTR_USB_ID                    0x01000000#define  OTGSC_INTR_A_VBUS_VALID              0x02000000#define  OTGSC_INTR_A_SESSION_VALID           0x04000000#define  OTGSC_INTR_B_SESSION_VALID           0x08000000#define  OTGSC_INTR_B_SESSION_END             0x10000000#define  OTGSC_INTR_1MS_TIMER                 0x20000000#define  OTGSC_INTR_DATA_PULSING              0x40000000/* USB MODE Register Bit Masks */#define  USB_MODE_CTRL_MODE_IDLE              0x00000000#define  USB_MODE_CTRL_MODE_DEVICE            0x00000002#define  USB_MODE_CTRL_MODE_HOST              0x00000003#define  USB_MODE_CTRL_MODE_RSV               0x00000001#define  USB_MODE_SETUP_LOCK_OFF              0x00000008#define  USB_MODE_STREAM_DISABLE              0x00000010/* Endpoint Flush Register */#define EPFLUSH_TX_OFFSET		      0x00010000#define EPFLUSH_RX_OFFSET		      0x00000000/* Endpoint Setup Status bit masks */#define  EP_SETUP_STATUS_MASK                 0x0000003F#define  EP_SETUP_STATUS_EP0		      0x00000001/* ENDPOINTCTRLx  Register Bit Masks */#define  EPCTRL_TX_ENABLE                     0x00800000#define  EPCTRL_TX_DATA_TOGGLE_RST            0x00400000	/* Not EP0 */#define  EPCTRL_TX_DATA_TOGGLE_INH            0x00200000	/* Not EP0 */

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -