📄 pxa-regs.h
字号:
#define PWM_CTRL1 __REG(0x40C00000) /* PWM 1Control Register */#define PWM_PWDUTY1 __REG(0x40C00004) /* PWM 1 Duty Cycle Register */#define PWM_PERVAL1 __REG(0x40C00008) /* PWM 1 Period Control Register *//* * Interrupt Controller */#define ICIP __REG(0x40D00000) /* Interrupt Controller IRQ Pending Register */#define ICMR __REG(0x40D00004) /* Interrupt Controller Mask Register */#define ICLR __REG(0x40D00008) /* Interrupt Controller Level Register */#define ICFP __REG(0x40D0000C) /* Interrupt Controller FIQ Pending Register */#define ICPR __REG(0x40D00010) /* Interrupt Controller Pending Register */#define ICCR __REG(0x40D00014) /* Interrupt Controller Control Register *//* * General Purpose I/O */#define GPLR0 __REG(0x40E00000) /* GPIO Pin-Level Register GPIO<31:0> */#define GPLR1 __REG(0x40E00004) /* GPIO Pin-Level Register GPIO<63:32> */#define GPLR2 __REG(0x40E00008) /* GPIO Pin-Level Register GPIO<80:64> */#define GPDR0 __REG(0x40E0000C) /* GPIO Pin Direction Register GPIO<31:0> */#define GPDR1 __REG(0x40E00010) /* GPIO Pin Direction Register GPIO<63:32> */#define GPDR2 __REG(0x40E00014) /* GPIO Pin Direction Register GPIO<80:64> */#define GPSR0 __REG(0x40E00018) /* GPIO Pin Output Set Register GPIO<31:0> */#define GPSR1 __REG(0x40E0001C) /* GPIO Pin Output Set Register GPIO<63:32> */#define GPSR2 __REG(0x40E00020) /* GPIO Pin Output Set Register GPIO<80:64> */#define GPCR0 __REG(0x40E00024) /* GPIO Pin Output Clear Register GPIO<31:0> */#define GPCR1 __REG(0x40E00028) /* GPIO Pin Output Clear Register GPIO <63:32> */#define GPCR2 __REG(0x40E0002C) /* GPIO Pin Output Clear Register GPIO <80:64> */#define GRER0 __REG(0x40E00030) /* GPIO Rising-Edge Detect Register GPIO<31:0> */#define GRER1 __REG(0x40E00034) /* GPIO Rising-Edge Detect Register GPIO<63:32> */#define GRER2 __REG(0x40E00038) /* GPIO Rising-Edge Detect Register GPIO<80:64> */#define GFER0 __REG(0x40E0003C) /* GPIO Falling-Edge Detect Register GPIO<31:0> */#define GFER1 __REG(0x40E00040) /* GPIO Falling-Edge Detect Register GPIO<63:32> */#define GFER2 __REG(0x40E00044) /* GPIO Falling-Edge Detect Register GPIO<80:64> */#define GEDR0 __REG(0x40E00048) /* GPIO Edge Detect Status Register GPIO<31:0> */#define GEDR1 __REG(0x40E0004C) /* GPIO Edge Detect Status Register GPIO<63:32> */#define GEDR2 __REG(0x40E00050) /* GPIO Edge Detect Status Register GPIO<80:64> */#define GAFR0_L __REG(0x40E00054) /* GPIO Alternate Function Select Register GPIO<15:0> */#define GAFR0_U __REG(0x40E00058) /* GPIO Alternate Function Select Register GPIO<31:16> */#define GAFR1_L __REG(0x40E0005C) /* GPIO Alternate Function Select Register GPIO<47:32> */#define GAFR1_U __REG(0x40E00060) /* GPIO Alternate Function Select Register GPIO<63:48> */#define GAFR2_L __REG(0x40E00064) /* GPIO Alternate Function Select Register GPIO<79:64> */#define GAFR2_U __REG(0x40E00068) /* GPIO Alternate Function Select Register GPIO 80 */#define GAFR3_L __REG(0x40E0006C) /* GPIO Alternate Function Select Register GPIO<96-111>*/#define GAFR3_U __REG(0x40E00070) /* GPIO Alternate Function Select Register GPIO<112-127>*/#define GPLR3 __REG(0x40E00100) /* GPIO Pin-Level Register GPIO<127:96> */#define GPDR3 __REG(0x40E0010C) /* GPIO Pin Direction Register GPIO<127:96> */#define GPSR3 __REG(0x40E00118) /* GPIO Pin Output Set Register GPIO<127:96> */#define GPCR3 __REG(0x40E00124) /* GPIO Pin Output Clear Register GPIO<127:96> */#define GRER3 __REG(0x40E00130) /* GPIO Rising-Edge Detect Register GPIO<127:96> */#define GEDR3 __REG(0x40E00148) /* GPIO Edge Detect Status Register GPIO<127:96> *//* More handy macros. The argument is a literal GPIO number. */#define GPIO_bit(x) (1 << ((x) & 0x1f))#define GPLR(x) __REG2(0x40E00000, ((x) & 0x60) >> 3)#define GPDR(x) __REG2(0x40E0000C, ((x) & 0x60) >> 3)#define GPSR(x) __REG2(0x40E00018, ((x) & 0x60) >> 3)#define GPCR(x) __REG2(0x40E00024, ((x) & 0x60) >> 3)#define GRER(x) __REG2(0x40E00030, ((x) & 0x60) >> 3)#define GFER(x) __REG2(0x40E0003C, ((x) & 0x60) >> 3)#define GEDR(x) __REG2(0x40E00048, ((x) & 0x60) >> 3)#define GAFR(x) __REG2(0x40E00054, ((x) & 0x70) >> 2)/* GPIO alternate function assignments */#define GPIO1_RST 1 /* reset */#define GPIO6_MMCCLK 6 /* MMC Clock */#define GPIO8_48MHz 7 /* 48 MHz clock output */#define GPIO8_MMCCS0 8 /* MMC Chip Select 0 */#define GPIO9_MMCCS1 9 /* MMC Chip Select 1 */#define GPIO10_RTCCLK 10 /* real time clock (1 Hz) */#define GPIO11_3_6MHz 11 /* 3.6 MHz oscillator out */#define GPIO12_32KHz 12 /* 32 kHz out */#define GPIO13_MBGNT 13 /* memory controller grant */#define GPIO14_MBREQ 14 /* alternate bus master request */#define GPIO15_nCS_1 15 /* chip select 1 */#define GPIO16_PWM0 16 /* PWM0 output */#define GPIO17_PWM1 17 /* PWM1 output */#define GPIO18_RDY 18 /* Ext. Bus Ready */#define GPIO19_DREQ1 19 /* External DMA Request */#define GPIO20_DREQ0 20 /* External DMA Request */#define GPIO23_SCLK 23 /* SSP clock */#define GPIO24_SFRM 24 /* SSP Frame */#define GPIO25_STXD 25 /* SSP transmit */#define GPIO26_SRXD 26 /* SSP receive */#define GPIO27_SEXTCLK 27 /* SSP ext_clk */#define GPIO28_BITCLK 28 /* AC97/I2S bit_clk */#define GPIO29_SDATA_IN 29 /* AC97 Sdata_in0 / I2S Sdata_in */#define GPIO30_SDATA_OUT 30 /* AC97/I2S Sdata_out */#define GPIO31_SYNC 31 /* AC97/I2S sync */#define GPIO32_SDATA_IN1 32 /* AC97 Sdata_in1 */#define GPIO33_nCS_5 33 /* chip select 5 */#define GPIO34_FFRXD 34 /* FFUART receive */#define GPIO34_MMCCS0 34 /* MMC Chip Select 0 */#define GPIO35_FFCTS 35 /* FFUART Clear to send */#define GPIO36_FFDCD 36 /* FFUART Data carrier detect */#define GPIO37_FFDSR 37 /* FFUART data set ready */#define GPIO38_FFRI 38 /* FFUART Ring Indicator */#define GPIO39_MMCCS1 39 /* MMC Chip Select 1 */#define GPIO39_FFTXD 39 /* FFUART transmit data */#define GPIO40_FFDTR 40 /* FFUART data terminal Ready */#define GPIO41_FFRTS 41 /* FFUART request to send */#define GPIO42_BTRXD 42 /* BTUART receive data */#define GPIO43_BTTXD 43 /* BTUART transmit data */#define GPIO44_BTCTS 44 /* BTUART clear to send */#define GPIO45_BTRTS 45 /* BTUART request to send */#define GPIO46_ICPRXD 46 /* ICP receive data */#define GPIO46_STRXD 46 /* STD_UART receive data */#define GPIO47_ICPTXD 47 /* ICP transmit data */#define GPIO47_STTXD 47 /* STD_UART transmit data */#define GPIO48_nPOE 48 /* Output Enable for Card Space */#define GPIO49_nPWE 49 /* Write Enable for Card Space */#define GPIO50_nPIOR 50 /* I/O Read for Card Space */#define GPIO51_nPIOW 51 /* I/O Write for Card Space */#define GPIO52_nPCE_1 52 /* Card Enable for Card Space */#define GPIO53_nPCE_2 53 /* Card Enable for Card Space */#define GPIO53_MMCCLK 53 /* MMC Clock */#define GPIO54_MMCCLK 54 /* MMC Clock */#define GPIO54_pSKTSEL 54 /* Socket Select for Card Space */#define GPIO55_nPREG 55 /* Card Address bit 26 */#define GPIO56_nPWAIT 56 /* Wait signal for Card Space */#define GPIO57_nIOIS16 57 /* Bus Width select for I/O Card Space */#define GPIO58_LDD_0 58 /* LCD data pin 0 */#define GPIO59_LDD_1 59 /* LCD data pin 1 */#define GPIO60_LDD_2 60 /* LCD data pin 2 */#define GPIO61_LDD_3 61 /* LCD data pin 3 */#define GPIO62_LDD_4 62 /* LCD data pin 4 */#define GPIO63_LDD_5 63 /* LCD data pin 5 */#define GPIO64_LDD_6 64 /* LCD data pin 6 */#define GPIO65_LDD_7 65 /* LCD data pin 7 */#define GPIO66_LDD_8 66 /* LCD data pin 8 */#define GPIO66_MBREQ 66 /* alternate bus master req */#define GPIO67_LDD_9 67 /* LCD data pin 9 */#define GPIO67_MMCCS0 67 /* MMC Chip Select 0 */#define GPIO68_LDD_10 68 /* LCD data pin 10 */#define GPIO68_MMCCS1 68 /* MMC Chip Select 1 */#define GPIO69_LDD_11 69 /* LCD data pin 11 */#define GPIO69_MMCCLK 69 /* MMC_CLK */#define GPIO70_LDD_12 70 /* LCD data pin 12 */#define GPIO70_RTCCLK 70 /* Real Time clock (1 Hz) */#define GPIO71_LDD_13 71 /* LCD data pin 13 */#define GPIO71_3_6MHz 71 /* 3.6 MHz Oscillator clock */#define GPIO72_LDD_14 72 /* LCD data pin 14 */#define GPIO72_32kHz 72 /* 32 kHz clock */#define GPIO73_LDD_15 73 /* LCD data pin 15 */#define GPIO73_MBGNT 73 /* Memory controller grant */#define GPIO74_LCD_FCLK 74 /* LCD Frame clock */#define GPIO75_LCD_LCLK 75 /* LCD line clock */#define GPIO76_LCD_PCLK 76 /* LCD Pixel clock */#define GPIO77_LCD_ACBIAS 77 /* LCD AC Bias */#define GPIO78_nCS_2 78 /* chip select 2 */#define GPIO79_nCS_3 79 /* chip select 3 */#define GPIO80_nCS_4 80 /* chip select 4 *//* GPIO alternate function mode & direction */#define GPIO_IN 0x000#define GPIO_OUT 0x080#define GPIO_ALT_FN_1_IN 0x100#define GPIO_ALT_FN_1_OUT 0x180#define GPIO_ALT_FN_2_IN 0x200#define GPIO_ALT_FN_2_OUT 0x280#define GPIO_ALT_FN_3_IN 0x300#define GPIO_ALT_FN_3_OUT 0x380#define GPIO_MD_MASK_NR 0x07f#define GPIO_MD_MASK_DIR 0x080#define GPIO_MD_MASK_FN 0x300#define GPIO1_RTS_MD ( 1 | GPIO_ALT_FN_1_IN)#define GPIO6_MMCCLK_MD ( 6 | GPIO_ALT_FN_1_OUT)#define GPIO8_48MHz_MD ( 8 | GPIO_ALT_FN_1_OUT)#define GPIO8_MMCCS0_MD ( 8 | GPIO_ALT_FN_1_OUT)#define GPIO9_MMCCS1_MD ( 9 | GPIO_ALT_FN_1_OUT)#define GPIO10_RTCCLK_MD (10 | GPIO_ALT_FN_1_OUT)#define GPIO11_3_6MHz_MD (11 | GPIO_ALT_FN_1_OUT)#define GPIO12_32KHz_MD (12 | GPIO_ALT_FN_1_OUT)#define GPIO13_MBGNT_MD (13 | GPIO_ALT_FN_2_OUT)#define GPIO14_MBREQ_MD (14 | GPIO_ALT_FN_1_IN)#define GPIO15_nCS_1_MD (15 | GPIO_ALT_FN_2_OUT)#define GPIO16_PWM0_MD (16 | GPIO_ALT_FN_2_OUT)#define GPIO17_PWM1_MD (17 | GPIO_ALT_FN_2_OUT)#define GPIO18_RDY_MD (18 | GPIO_ALT_FN_1_IN)#define GPIO19_DREQ1_MD (19 | GPIO_ALT_FN_1_IN)#define GPIO20_DREQ0_MD (20 | GPIO_ALT_FN_1_IN)#define GPIO23_SCLK_md (23 | GPIO_ALT_FN_2_OUT)#define GPIO24_SFRM_MD (24 | GPIO_ALT_FN_2_OUT)#define GPIO25_STXD_MD (25 | GPIO_ALT_FN_2_OUT)#define GPIO26_SRXD_MD (26 | GPIO_ALT_FN_1_IN)#define GPIO27_SEXTCLK_MD (27 | GPIO_ALT_FN_1_IN)#define GPIO28_BITCLK_AC97_MD (28 | GPIO_ALT_FN_1_IN)#define GPIO28_BITCLK_I2S_MD (28 | GPIO_ALT_FN_2_IN)#define GPIO29_SDATA_IN_AC97_MD (29 | GPIO_ALT_FN_1_IN)#define GPIO29_SDATA_IN_I2S_MD (29 | GPIO_ALT_FN_2_IN)#define GPIO30_SDATA_OUT_AC97_MD (30 | GPIO_ALT_FN_2_OUT)#define GPIO30_SDATA_OUT_I2S_MD (30 | GPIO_ALT_FN_1_OUT)#define GPIO31_SYNC_AC97_MD (31 | GPIO_ALT_FN_2_OUT)#define GPIO31_SYNC_I2S_MD (31 | GPIO_ALT_FN_1_OUT)#define GPIO32_SDATA_IN1_AC97_MD (32 | GPIO_ALT_FN_1_IN)#define GPIO33_nCS_5_MD (33 | GPIO_ALT_FN_2_OUT)#define GPIO34_FFRXD_MD (34 | GPIO_ALT_FN_1_IN)#define GPIO34_MMCCS0_MD (34 | GPIO_ALT_FN_2_OUT)#define GPIO35_FFCTS_MD (35 | GPIO_ALT_FN_1_IN)#define GPIO36_FFDCD_MD (36 | GPIO_ALT_FN_1_IN)#define GPIO37_FFDSR_MD (37 | GPIO_ALT_FN_1_IN)#define GPIO38_FFRI_MD (38 | GPIO_ALT_FN_1_IN)#define GPIO39_MMCCS1_MD (39 | GPIO_ALT_FN_1_OUT)#define GPIO39_FFTXD_MD (39 | GPIO_ALT_FN_2_OUT)#define GPIO40_FFDTR_MD (40 | GPIO_ALT_FN_2_OUT)#define GPIO41_FFRTS_MD (41 | GPIO_ALT_FN_2_OUT)#define GPIO42_BTRXD_MD (42 | GPIO_ALT_FN_1_IN)#define GPIO43_BTTXD_MD (43 | GPIO_ALT_FN_2_OUT)#define GPIO44_BTCTS_MD (44 | GPIO_ALT_FN_1_IN)#define GPIO45_BTRTS_MD (45 | GPIO_ALT_FN_2_OUT)#define GPIO46_ICPRXD_MD (46 | GPIO_ALT_FN_1_IN)#define GPIO46_STRXD_MD (46 | GPIO_ALT_FN_2_IN)#define GPIO47_ICPTXD_MD (47 | GPIO_ALT_FN_2_OUT)#define GPIO47_STTXD_MD (47 | GPIO_ALT_FN_1_OUT)#define GPIO48_nPOE_MD (48 | GPIO_ALT_FN_2_OUT)#define GPIO49_nPWE_MD (49 | GPIO_ALT_FN_2_OUT)#define GPIO50_nPIOR_MD (50 | GPIO_ALT_FN_2_OUT)#define GPIO51_nPIOW_MD (51 | GPIO_ALT_FN_2_OUT)#define GPIO52_nPCE_1_MD (52 | GPIO_ALT_FN_2_OUT)#define GPIO53_nPCE_2_MD (53 | GPIO_ALT_FN_2_OUT)#define GPIO53_MMCCLK_MD (53 | GPIO_ALT_FN_1_OUT)#define GPIO54_MMCCLK_MD (54 | GPIO_ALT_FN_1_OUT)#define GPIO54_pSKTSEL_MD (54 | GPIO_ALT_FN_2_OUT)#define GPIO55_nPREG_MD (55 | GPIO_ALT_FN_2_OUT)#define GPIO56_nPWAIT_MD (56 | GPIO_ALT_FN_1_IN)#define GPIO57_nIOIS16_MD (57 | GPIO_ALT_FN_1_IN)#define GPIO58_LDD_0_MD (58 | GPIO_ALT_FN_2_OUT)#define GPIO59_LDD_1_MD (59 | GPIO_ALT_FN_2_OUT)#define GPIO60_LDD_2_MD (60 | GPIO_ALT_FN_2_OUT)#define GPIO61_LDD_3_MD (61 | GPIO_ALT_FN_2_OUT)#define GPIO62_LDD_4_MD (62 | GPIO_ALT_FN_2_OUT)#define GPIO63_LDD_5_MD (63 | GPIO_ALT_FN_2_OUT)#define GPIO64_LDD_6_MD (64 | GPIO_ALT_FN_2_OUT)#define GPIO65_LDD_7_MD (65 | GPIO_ALT_FN_2_OUT)#define GPIO66_LDD_8_MD (66 | GPIO_ALT_FN_2_OUT)#define GPIO66_MBREQ_MD (66 | GPIO_ALT_FN_1_IN)#define GPIO67_LDD_9_MD (67 | GPIO_ALT_FN_2_OUT)#define GPIO67_MMCCS0_MD (67 | GPIO_ALT_FN_1_OUT)#define GPIO68_LDD_10_MD (68 | GPIO_ALT_FN_2_OUT)#define GPIO68_MMCCS1_MD (68 | GPIO_ALT_FN_1_OUT)#define GPIO69_LDD_11_MD (69 | GPIO_ALT_FN_2_OUT)
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -