⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 songer.fit.qmsg

📁 首先将核心板插在我们的EDA底板4.0上面,然后将板上的跳线J20 EXT_SEL跳到ON,也就是插上. 1。源文件保存在src目录
💻 QMSG
📖 第 1 页 / 共 2 页
字号:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" {  } {  } 3}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Fitter " "Info: Running Quartus II Fitter" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 4.1 Build 208 09/10/2004 Service Pack 2 SJ Full Version " "Info: Version 4.1 Build 208 09/10/2004 Service Pack 2 SJ Full Version" {  } {  } 0} { "Info" "IQEXE_START_BANNER_TIME" "Mon Jul 25 23:33:25 2005 " "Info: Processing started: Mon Jul 25 23:33:25 2005" {  } {  } 0}  } {  } 4}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_fit --import_settings_files=off --export_settings_files=off music -c songer " "Info: Command: quartus_fit --import_settings_files=off --export_settings_files=off music -c songer" {  } {  } 0}
{ "Info" "IMPP_MPP_USER_DEVICE" "songer EP1C12Q240C8 " "Info: Selected device EP1C12Q240C8 for design songer" {  } {  } 0}
{ "Info" "IFITCC_FITCC_INFO_AUTO_FIT_COMPILATION_ON" "" "Info: Fitter is performing an Auto Fit compilation -- Fitter effort may be decreased to reduce compilation time" {  } {  } 0}
{ "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED" "" "Info: Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices. " { { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP1C6Q240C8 " "Info: Device EP1C6Q240C8 is compatible" {  } {  } 2}  } {  } 2}
{ "Info" "IFSAC_FSAC_PINS_MISSING_LOCATION_INFO" "5 8 " "Info: No exact pin location assignment(s) for 5 pins of 8 total pins" { { "Info" "IFSAC_FSAC_PIN_MISSING_LOCATION_INFO" "CODE1\[3\] " "Info: Pin CODE1\[3\] not assigned to an exact location on the device" {  } { { "d:/ep1c6/music/songer.vhd" "" "" { Text "d:/ep1c6/music/songer.vhd" 6 -1 0 } } { "c:/altera/quartus41/bin/Assignment Editor.qase" "" "" { Assignment "c:/altera/quartus41/bin/Assignment Editor.qase" 1 { { 0 "CODE1\[3\]" } } } } { "D:/ep1c12V3/music/db/songer_cmp.qrpt" "" "" { Report "D:/ep1c12V3/music/db/songer_cmp.qrpt" Compiler "songer" "UNKNOWN" "V1" "D:/ep1c12V3/music/db/music.quartus_db" { Floorplan "" "" "" { CODE1[3] } "NODE_NAME" } } } { "D:/ep1c12V3/music/songer.fld" "" "" { Floorplan "D:/ep1c12V3/music/songer.fld" "" "" { CODE1[3] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_PIN_MISSING_LOCATION_INFO" "CODE1\[2\] " "Info: Pin CODE1\[2\] not assigned to an exact location on the device" {  } { { "d:/ep1c6/music/songer.vhd" "" "" { Text "d:/ep1c6/music/songer.vhd" 6 -1 0 } } { "c:/altera/quartus41/bin/Assignment Editor.qase" "" "" { Assignment "c:/altera/quartus41/bin/Assignment Editor.qase" 1 { { 0 "CODE1\[2\]" } } } } { "D:/ep1c12V3/music/db/songer_cmp.qrpt" "" "" { Report "D:/ep1c12V3/music/db/songer_cmp.qrpt" Compiler "songer" "UNKNOWN" "V1" "D:/ep1c12V3/music/db/music.quartus_db" { Floorplan "" "" "" { CODE1[2] } "NODE_NAME" } } } { "D:/ep1c12V3/music/songer.fld" "" "" { Floorplan "D:/ep1c12V3/music/songer.fld" "" "" { CODE1[2] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_PIN_MISSING_LOCATION_INFO" "CODE1\[1\] " "Info: Pin CODE1\[1\] not assigned to an exact location on the device" {  } { { "d:/ep1c6/music/songer.vhd" "" "" { Text "d:/ep1c6/music/songer.vhd" 6 -1 0 } } { "c:/altera/quartus41/bin/Assignment Editor.qase" "" "" { Assignment "c:/altera/quartus41/bin/Assignment Editor.qase" 1 { { 0 "CODE1\[1\]" } } } } { "D:/ep1c12V3/music/db/songer_cmp.qrpt" "" "" { Report "D:/ep1c12V3/music/db/songer_cmp.qrpt" Compiler "songer" "UNKNOWN" "V1" "D:/ep1c12V3/music/db/music.quartus_db" { Floorplan "" "" "" { CODE1[1] } "NODE_NAME" } } } { "D:/ep1c12V3/music/songer.fld" "" "" { Floorplan "D:/ep1c12V3/music/songer.fld" "" "" { CODE1[1] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_PIN_MISSING_LOCATION_INFO" "CODE1\[0\] " "Info: Pin CODE1\[0\] not assigned to an exact location on the device" {  } { { "d:/ep1c6/music/songer.vhd" "" "" { Text "d:/ep1c6/music/songer.vhd" 6 -1 0 } } { "c:/altera/quartus41/bin/Assignment Editor.qase" "" "" { Assignment "c:/altera/quartus41/bin/Assignment Editor.qase" 1 { { 0 "CODE1\[0\]" } } } } { "D:/ep1c12V3/music/db/songer_cmp.qrpt" "" "" { Report "D:/ep1c12V3/music/db/songer_cmp.qrpt" Compiler "songer" "UNKNOWN" "V1" "D:/ep1c12V3/music/db/music.quartus_db" { Floorplan "" "" "" { CODE1[0] } "NODE_NAME" } } } { "D:/ep1c12V3/music/songer.fld" "" "" { Floorplan "D:/ep1c12V3/music/songer.fld" "" "" { CODE1[0] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_PIN_MISSING_LOCATION_INFO" "HIGH1 " "Info: Pin HIGH1 not assigned to an exact location on the device" {  } { { "d:/ep1c6/music/songer.vhd" "" "" { Text "d:/ep1c6/music/songer.vhd" 7 -1 0 } } { "c:/altera/quartus41/bin/Assignment Editor.qase" "" "" { Assignment "c:/altera/quartus41/bin/Assignment Editor.qase" 1 { { 0 "HIGH1" } } } } { "D:/ep1c12V3/music/db/songer_cmp.qrpt" "" "" { Report "D:/ep1c12V3/music/db/songer_cmp.qrpt" Compiler "songer" "UNKNOWN" "V1" "D:/ep1c12V3/music/db/music.quartus_db" { Floorplan "" "" "" { HIGH1 } "NODE_NAME" } } } { "D:/ep1c12V3/music/songer.fld" "" "" { Floorplan "D:/ep1c12V3/music/songer.fld" "" "" { HIGH1 } "NODE_NAME" } }  } 0}  } {  } 0}
{ "Info" "ITAN_TDC_DEFAULT_OPTIMIZATION_GOALS" "" "Info: Timing requirements not specified -- optimizing circuit to achieve the following default global requirements" { { "Info" "ITAN_TDC_ASSUMED_DEFAULT_REQUIREMENT" "fmax 1 MHz " "Info: Assuming a global fmax requirement of 1 MHz" {  } {  } 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tsu " "Info: Not setting a global tsu requirement" {  } {  } 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tco " "Info: Not setting a global tco requirement" {  } {  } 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tpd " "Info: Not setting a global tpd requirement" {  } {  } 0}  } {  } 0}
{ "Info" "IFSAC_FSAC_START_REG_LOCATION_PROCESSING" "" "Info: Performing register packing on registers with non-logic cell location assignments" {  } {  } 0}
{ "Info" "IFSAC_FSAC_FINISH_REG_LOCATION_PROCESSING" "" "Info: Completed register packing on registers with non-logic cell location assignments" {  } {  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "User Assigned Global Signals Promotion Operation " "Info: Completed User Assigned Global Signals Promotion Operation" {  } {  } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_ALL_TO_GLOBAL" "CLK8HZ Global clock in PIN 29 " "Info: Automatically promoted signal CLK8HZ to use Global clock in PIN 29" {  } { { "d:/ep1c6/music/songer.vhd" "" "" { Text "d:/ep1c6/music/songer.vhd" 5 -1 0 } }  } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_ALL_TO_GLOBAL" "CLK12MHZ Global clock in PIN 28 " "Info: Automatically promoted signal CLK12MHZ to use Global clock in PIN 28" {  } { { "d:/ep1c6/music/songer.vhd" "" "" { Text "d:/ep1c6/music/songer.vhd" 4 -1 0 } }  } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_ALL_TO_GLOBAL" "Speakera:u3\|PreCLK~15 Global clock " "Info: Automatically promoted signal Speakera:u3\|PreCLK~15 to use Global clock" {  } { { "d:/ep1c6/music/SPEAKERA.VHD" "" "" { Text "d:/ep1c6/music/SPEAKERA.VHD" 9 -1 0 } }  } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_ALL_TO_GLOBAL" "NoteTabs:u1\|reduce_nor~0 Global clock " "Info: Automatically promoted signal NoteTabs:u1\|reduce_nor~0 to use Global clock" {  } { { "c:/altera/quartus41/bin/Assignment Editor.qase" "" "" { Assignment "c:/altera/quartus41/bin/Assignment Editor.qase" 1 { { 0 "NoteTabs:u1\|reduce_nor~0" } } } } { "D:/ep1c12V3/music/db/songer_cmp.qrpt" "" "" { Report "D:/ep1c12V3/music/db/songer_cmp.qrpt" Compiler "songer" "UNKNOWN" "V1" "D:/ep1c12V3/music/db/music.quartus_db" { Floorplan "" "" "" { NoteTabs:u1|reduce_nor~0 } "NODE_NAME" } } } { "D:/ep1c12V3/music/songer.fld" "" "" { Floorplan "D:/ep1c12V3/music/songer.fld" "" "" { NoteTabs:u1|reduce_nor~0 } "NODE_NAME" } }  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Global Promotion Operation " "Info: Completed Auto Global Promotion Operation" {  } {  } 0}
{ "Info" "IFYGR_FYGR_REGISTER_PACKING_START_REGPACKING_INFO" "" "Info: Starting register packing" {  } {  } 0}
{ "Info" "IFYGR_FYGR_REGISTER_PACKING_BEGIN_FAST_REGISTER_INFO" "" "Info: Started Fast Input/Output/OE register processing" {  } {  } 0}
{ "Info" "IFYGR_FYGR_REGISTER_PACKING_FINISH_FAST_REGISTER_INFO" "" "Info: Finished Fast Input/Output/OE register processing" {  } {  } 0}
{ "Info" "IFYGR_FYGR_START_MAC_SCAN_CHAIN_INFERENCING" "" "Info: Start DSP scan-chain inferencing" {  } {  } 0}
{ "Info" "IFYGR_FYGR_FINISH_MAC_SCAN_CHAIN_INFERENCING" "" "Info: Completed DSP scan-chain inferencing" {  } {  } 0}
{ "Info" "IFYGR_FYGR_START_LUT_IO_MAC_RAM_PACKING" "" "Info: Moving registers into I/Os, LUTs, DSP and RAM blocks to improve timing and density" {  } {  } 0}
{ "Info" "IFYGR_FYGR_INFO_AUTO_MODE_REGISTER_PACKING" "Auto Normal " "Info: Fitter is using Normal packing mode for logic elements with Auto setting for Auto Packed Registers logic option" {  } {  } 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -