⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 proj.tan.qmsg

📁 首先将核心板插在EDA底板4.0上面,然后将板上的跳线J20 EXT_SEL跳到ON,也就是插上. 1。源文件保存在src目录
💻 QMSG
📖 第 1 页 / 共 5 页
字号:
{ "Warning" "WTAN_CLOCK_WILL_NOT_OPERATE" "clk 47 " "Warning: Circuit may not operate. Detected 47 non-operational path(s) clocked by clock \"clk\" with clock skew larger than data delay. See Compilation Report for details." {  } {  } 0}
{ "Info" "ITDB_FULL_NEGATIVE_HOLD_RESULT" "lcd:inst\|state\[0\] lcd:inst\|state\[0\] clk 1.419 ns " "Info: Found hold time violation between source  pin or register \"lcd:inst\|state\[0\]\" and destination pin or register \"lcd:inst\|state\[0\]\" for clock \"clk\" (Hold time is 1.419 ns)" { { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "2.241 ns + Largest " "Info: + Largest clock skew is 2.241 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 22.529 ns + Longest register " "Info: + Longest clock path from clock \"clk\" to destination register is 22.529 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns clk 1 CLK PIN_153 4 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_153; Fanout = 4; CLK Node = 'clk'" {  } { { "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" "" { Report "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" Compiler "Proj" "UNKNOWN" "V1" "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/LCD_Test.quartus_db" { Floorplan "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/" "" "" { clk } "NODE_NAME" } "" } } { "lcd_test.bdf" "" { Schematic "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/lcd_test.bdf" { { 88 232 400 104 "clk" "" } } } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(1.030 ns) + CELL(0.935 ns) 3.434 ns div16:inst1\|count\[3\] 2 REG LC_X8_Y13_N4 17 " "Info: 2: + IC(1.030 ns) + CELL(0.935 ns) = 3.434 ns; Loc. = LC_X8_Y13_N4; Fanout = 17; REG Node = 'div16:inst1\|count\[3\]'" {  } { { "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" "" { Report "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" Compiler "Proj" "UNKNOWN" "V1" "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/LCD_Test.quartus_db" { Floorplan "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/" "" "1.965 ns" { clk div16:inst1|count[3] } "NODE_NAME" } "" } } { "../src/div16.v" "" { Text "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/src/div16.v" 5 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(3.573 ns) + CELL(0.935 ns) 7.942 ns lcd:inst\|clkcnt\[8\] 3 REG LC_X8_Y11_N9 4 " "Info: 3: + IC(3.573 ns) + CELL(0.935 ns) = 7.942 ns; Loc. = LC_X8_Y11_N9; Fanout = 4; REG Node = 'lcd:inst\|clkcnt\[8\]'" {  } { { "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" "" { Report "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" Compiler "Proj" "UNKNOWN" "V1" "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/LCD_Test.quartus_db" { Floorplan "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/" "" "4.508 ns" { div16:inst1|count[3] lcd:inst|clkcnt[8] } "NODE_NAME" } "" } } { "../src/lcd.vhd" "" { Text "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/src/lcd.vhd" 73 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(1.271 ns) + CELL(0.590 ns) 9.803 ns lcd:inst\|reduce_nor~383 4 COMB LC_X9_Y12_N5 1 " "Info: 4: + IC(1.271 ns) + CELL(0.590 ns) = 9.803 ns; Loc. = LC_X9_Y12_N5; Fanout = 1; COMB Node = 'lcd:inst\|reduce_nor~383'" {  } { { "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" "" { Report "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" Compiler "Proj" "UNKNOWN" "V1" "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/LCD_Test.quartus_db" { Floorplan "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/" "" "1.861 ns" { lcd:inst|clkcnt[8] lcd:inst|reduce_nor~383 } "NODE_NAME" } "" } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.708 ns) + CELL(0.590 ns) 11.101 ns lcd:inst\|reduce_nor~386 5 COMB LC_X9_Y12_N9 7 " "Info: 5: + IC(0.708 ns) + CELL(0.590 ns) = 11.101 ns; Loc. = LC_X9_Y12_N9; Fanout = 7; COMB Node = 'lcd:inst\|reduce_nor~386'" {  } { { "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" "" { Report "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" Compiler "Proj" "UNKNOWN" "V1" "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/LCD_Test.quartus_db" { Floorplan "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/" "" "1.298 ns" { lcd:inst|reduce_nor~383 lcd:inst|reduce_nor~386 } "NODE_NAME" } "" } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.767 ns) + CELL(0.935 ns) 12.803 ns lcd:inst\|clkdiv 6 REG LC_X8_Y12_N1 3 " "Info: 6: + IC(0.767 ns) + CELL(0.935 ns) = 12.803 ns; Loc. = LC_X8_Y12_N1; Fanout = 3; REG Node = 'lcd:inst\|clkdiv'" {  } { { "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" "" { Report "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" Compiler "Proj" "UNKNOWN" "V1" "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/LCD_Test.quartus_db" { Floorplan "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/" "" "1.702 ns" { lcd:inst|reduce_nor~386 lcd:inst|clkdiv } "NODE_NAME" } "" } } { "../src/lcd.vhd" "" { Text "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/src/lcd.vhd" 75 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(4.145 ns) + CELL(0.935 ns) 17.883 ns lcd:inst\|clk_int 7 REG LC_X9_Y13_N2 20 " "Info: 7: + IC(4.145 ns) + CELL(0.935 ns) = 17.883 ns; Loc. = LC_X9_Y13_N2; Fanout = 20; REG Node = 'lcd:inst\|clk_int'" {  } { { "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" "" { Report "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" Compiler "Proj" "UNKNOWN" "V1" "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/LCD_Test.quartus_db" { Floorplan "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/" "" "5.080 ns" { lcd:inst|clkdiv lcd:inst|clk_int } "NODE_NAME" } "" } } { "../src/lcd.vhd" "" { Text "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/src/lcd.vhd" 71 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(3.935 ns) + CELL(0.711 ns) 22.529 ns lcd:inst\|state\[0\] 8 REG LC_X49_Y22_N4 13 " "Info: 8: + IC(3.935 ns) + CELL(0.711 ns) = 22.529 ns; Loc. = LC_X49_Y22_N4; Fanout = 13; REG Node = 'lcd:inst\|state\[0\]'" {  } { { "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" "" { Report "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" Compiler "Proj" "UNKNOWN" "V1" "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/LCD_Test.quartus_db" { Floorplan "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/" "" "4.646 ns" { lcd:inst|clk_int lcd:inst|state[0] } "NODE_NAME" } "" } } { "../src/lcd.vhd" "" { Text "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/src/lcd.vhd" 56 -1 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "7.100 ns 31.51 % " "Info: Total cell delay = 7.100 ns ( 31.51 % )" {  } {  } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "15.429 ns 68.49 % " "Info: Total interconnect delay = 15.429 ns ( 68.49 % )" {  } {  } 0}  } { { "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" "" { Report "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" Compiler "Proj" "UNKNOWN" "V1" "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/LCD_Test.quartus_db" { Floorplan "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/" "" "22.529 ns" { clk div16:inst1|count[3] lcd:inst|clkcnt[8] lcd:inst|reduce_nor~383 lcd:inst|reduce_nor~386 lcd:inst|clkdiv lcd:inst|clk_int lcd:inst|state[0] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "22.529 ns" { clk clk~out0 div16:inst1|count[3] lcd:inst|clkcnt[8] lcd:inst|reduce_nor~383 lcd:inst|reduce_nor~386 lcd:inst|clkdiv lcd:inst|clk_int lcd:inst|state[0] } { 0.0ns 0.0ns 1.03ns 3.573ns 1.271ns 0.708ns 0.767ns 4.145ns 3.935ns } { 0.0ns 1.469ns 0.935ns 0.935ns 0.59ns 0.59ns 0.935ns 0.935ns 0.711ns } } }  } 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 20.288 ns - Shortest register " "Info: - Shortest clock path from clock \"clk\" to source register is 20.288 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns clk 1 CLK PIN_153 4 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_153; Fanout = 4; CLK Node = 'clk'" {  } { { "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" "" { Report "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" Compiler "Proj" "UNKNOWN" "V1" "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/LCD_Test.quartus_db" { Floorplan "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/" "" "" { clk } "NODE_NAME" } "" } } { "lcd_test.bdf" "" { Schematic "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/lcd_test.bdf" { { 88 232 400 104 "clk" "" } } } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(1.030 ns) + CELL(0.935 ns) 3.434 ns div16:inst1\|count\[3\] 2 REG LC_X8_Y13_N4 17 " "Info: 2: + IC(1.030 ns) + CELL(0.935 ns) = 3.434 ns; Loc. = LC_X8_Y13_N4; Fanout = 17; REG Node = 'div16:inst1\|count\[3\]'" {  } { { "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" "" { Report "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" Compiler "Proj" "UNKNOWN" "V1" "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/LCD_Test.quartus_db" { Floorplan "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/" "" "1.965 ns" { clk div16:inst1|count[3] } "NODE_NAME" } "" } } { "../src/div16.v" "" { Text "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/src/div16.v" 5 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(3.573 ns) + CELL(0.935 ns) 7.942 ns lcd:inst\|clkcnt\[2\] 3 REG LC_X9_Y12_N6 3 " "Info: 3: + IC(3.573 ns) + CELL(0.935 ns) = 7.942 ns; Loc. = LC_X9_Y12_N6; Fanout = 3; REG Node = 'lcd:inst\|clkcnt\[2\]'" {  } { { "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" "" { Report "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" Compiler "Proj" "UNKNOWN" "V1" "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/LCD_Test.quartus_db" { Floorplan "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/" "" "4.508 ns" { div16:inst1|count[3] lcd:inst|clkcnt[2] } "NODE_NAME" } "" } } { "../src/lcd.vhd" "" { Text "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/src/lcd.vhd" 73 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.378 ns) 8.320 ns lcd:inst\|reduce_nor~385 4 COMB LC_X9_Y12_N6 1 " "Info: 4: + IC(0.000 ns) + CELL(0.378 ns) = 8.320 ns; Loc. = LC_X9_Y12_N6; Fanout = 1; COMB Node = 'lcd:inst\|reduce_nor~385'" {  } { { "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" "" { Report "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" Compiler "Proj" "UNKNOWN" "V1" "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/LCD_Test.quartus_db" { Floorplan "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/" "" "0.378 ns" { lcd:inst|clkcnt[2] lcd:inst|reduce_nor~385 } "NODE_NAME" } "" } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.426 ns) + CELL(0.114 ns) 8.860 ns lcd:inst\|reduce_nor~386 5 COMB LC_X9_Y12_N9 7 " "Info: 5: + IC(0.426 ns) + CELL(0.114 ns) = 8.860 ns; Loc. = LC_X9_Y12_N9; Fanout = 7; COMB Node = 'lcd:inst\|reduce_nor~386'" {  } { { "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" "" { Report "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" Compiler "Proj" "UNKNOWN" "V1" "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/LCD_Test.quartus_db" { Floorplan "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/" "" "0.540 ns" { lcd:inst|reduce_nor~385 lcd:inst|reduce_nor~386 } "NODE_NAME" } "" } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.767 ns) + CELL(0.935 ns) 10.562 ns lcd:inst\|clkdiv 6 REG LC_X8_Y12_N1 3 " "Info: 6: + IC(0.767 ns) + CELL(0.935 ns) = 10.562 ns; Loc. = LC_X8_Y12_N1; Fanout = 3; REG Node = 'lcd:inst\|clkdiv'" {  } { { "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" "" { Report "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" Compiler "Proj" "UNKNOWN" "V1" "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/LCD_Test.quartus_db" { Floorplan "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/" "" "1.702 ns" { lcd:inst|reduce_nor~386 lcd:inst|clkdiv } "NODE_NAME" } "" } } { "../src/lcd.vhd" "" { Text "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/src/lcd.vhd" 75 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(4.145 ns) + CELL(0.935 ns) 15.642 ns lcd:inst\|clk_int 7 REG LC_X9_Y13_N2 20 " "Info: 7: + IC(4.145 ns) + CELL(0.935 ns) = 15.642 ns; Loc. = LC_X9_Y13_N2; Fanout = 20; REG Node = 'lcd:inst\|clk_int'" {  } { { "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" "" { Report "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" Compiler "Proj" "UNKNOWN" "V1" "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/LCD_Test.quartus_db" { Floorplan "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/" "" "5.080 ns" { lcd:inst|clkdiv lcd:inst|clk_int } "NODE_NAME" } "" } } { "../src/lcd.vhd" "" { Text "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/src/lcd.vhd" 71 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(3.935 ns) + CELL(0.711 ns) 20.288 ns lcd:inst\|state\[0\] 8 REG LC_X49_Y22_N4 13 " "Info: 8: + IC(3.935 ns) + CELL(0.711 ns) = 20.288 ns; Loc. = LC_X49_Y22_N4; Fanout = 13; REG Node = 'lcd:inst\|state\[0\]'" {  } { { "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" "" { Report "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" Compiler "Proj" "UNKNOWN" "V1" "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/LCD_Test.quartus_db" { Floorplan "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/" "" "4.646 ns" { lcd:inst|clk_int lcd:inst|state[0] } "NODE_NAME" } "" } } { "../src/lcd.vhd" "" { Text "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/src/lcd.vhd" 56 -1 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "6.412 ns 31.60 % " "Info: Total cell delay = 6.412 ns ( 31.60 % )" {  } {  } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "13.876 ns 68.40 % " "Info: Total interconnect delay = 13.876 ns ( 68.40 % )" {  } {  } 0}  } { { "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" "" { Report "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" Compiler "Proj" "UNKNOWN" "V1" "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/LCD_Test.quartus_db" { Floorplan "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/" "" "20.288 ns" { clk div16:inst1|count[3] lcd:inst|clkcnt[2] lcd:inst|reduce_nor~385 lcd:inst|reduce_nor~386 lcd:inst|clkdiv lcd:inst|clk_int lcd:inst|state[0] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "20.288 ns" { clk clk~out0 div16:inst1|count[3] lcd:inst|clkcnt[2] lcd:inst|reduce_nor~385 lcd:inst|reduce_nor~386 lcd:inst|clkdiv lcd:inst|clk_int lcd:inst|state[0] } { 0.0ns 0.0ns 1.03ns 3.573ns 0.0ns 0.426ns 0.767ns 4.145ns 3.935ns } { 0.0ns 1.469ns 0.935ns 0.935ns 0.378ns 0.114ns 0.935ns 0.935ns 0.711ns } } }  } 0}  } { { "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" "" { Report "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" Compiler "Proj" "UNKNOWN" "V1" "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/LCD_Test.quartus_db" { Floorplan "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/" "" "22.529 ns" { clk div16:inst1|count[3] lcd:inst|clkcnt[8] lcd:inst|reduce_nor~383 lcd:inst|reduce_nor~386 lcd:inst|clkdiv lcd:inst|clk_int lcd:inst|state[0] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "22.529 ns" { clk clk~out0 div16:inst1|count[3] lcd:inst|clkcnt[8] lcd:inst|reduce_nor~383 lcd:inst|reduce_nor~386 lcd:inst|clkdiv lcd:inst|clk_int lcd:inst|state[0] } { 0.0ns 0.0ns 1.03ns 3.573ns 1.271ns 0.708ns 0.767ns 4.145ns 3.935ns } { 0.0ns 1.469ns 0.935ns 0.935ns 0.59ns 0.59ns 0.935ns 0.935ns 0.711ns } } } { "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" "" { Report "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" Compiler "Proj" "UNKNOWN" "V1" "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/LCD_Test.quartus_db" { Floorplan "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/" "" "20.288 ns" { clk div16:inst1|count[3] lcd:inst|clkcnt[2] lcd:inst|reduce_nor~385 lcd:inst|reduce_nor~386 lcd:inst|clkdiv lcd:inst|clk_int lcd:inst|state[0] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "20.288 ns" { clk clk~out0 div16:inst1|count[3] lcd:inst|clkcnt[2] lcd:inst|reduce_nor~385 lcd:inst|reduce_nor~386 lcd:inst|clkdiv lcd:inst|clk_int lcd:inst|state[0] } { 0.0ns 0.0ns 1.03ns 3.573ns 0.0ns 0.426ns 0.767ns 4.145ns 3.935ns } { 0.0ns 1.469ns 0.935ns 0.935ns 0.378ns 0.114ns 0.935ns 0.935ns 0.711ns } } }  } 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.224 ns - " "Info: - Micro clock to output delay of source is 0.224 ns" {  } { { "../src/lcd.vhd" "" { Text "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/src/lcd.vhd" 56 -1 0 } }  } 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "0.613 ns - Shortest register register " "Info: - Shortest register to register delay is 0.613 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns lcd:inst\|state\[0\] 1 REG LC_X49_Y22_N4 13 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC_X49_Y22_N4; Fanout = 13; REG Node = 'lcd:inst\|state\[0\]'" {  } { { "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" "" { Report "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" Compiler "Proj" "UNKNOWN" "V1" "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/LCD_Test.quartus_db" { Floorplan "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/" "" "" { lcd:inst|state[0] } "NODE_NAME" } "" } } { "../src/lcd.vhd" "" { Text "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/src/lcd.vhd" 56 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.613 ns) 0.613 ns lcd:inst\|state\[0\] 2 REG LC_X49_Y22_N4 13 " "Info: 2: + IC(0.000 ns) + CELL(0.613 ns) = 0.613 ns; Loc. = LC_X49_Y22_N4; Fanout = 13; REG Node = 'lcd:inst\|state\[0\]'" {  } { { "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" "" { Report "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" Compiler "Proj" "UNKNOWN" "V1" "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/LCD_Test.quartus_db" { Floorplan "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/" "" "0.613 ns" { lcd:inst|state[0] lcd:inst|state[0] } "NODE_NAME" } "" } } { "../src/lcd.vhd" "" { Text "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/src/lcd.vhd" 56 -1 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.613 ns 100.00 % " "Info: Total cell delay = 0.613 ns ( 100.00 % )" {  } {  } 0}  } { { "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" "" { Report "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" Compiler "Proj" "UNKNOWN" "V1" "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/LCD_Test.quartus_db" { Floorplan "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/" "" "0.613 ns" { lcd:inst|state[0] lcd:inst|state[0] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "0.613 ns" { lcd:inst|state[0] lcd:inst|state[0] } { 0.0ns 0.0ns } { 0.0ns 0.613ns } } }  } 0} { "Info" "ITDB_FULL_TH_DELAY" "0.015 ns + " "Info: + Micro hold delay of destination is 0.015 ns" {  } { { "../src/lcd.vhd" "" { Text "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/src/lcd.vhd" 56 -1 0 } }  } 0}  } { { "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" "" { Report "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" Compiler "Proj" "UNKNOWN" "V1" "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/LCD_Test.quartus_db" { Floorplan "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/" "" "22.529 ns" { clk div16:inst1|count[3] lcd:inst|clkcnt[8] lcd:inst|reduce_nor~383 lcd:inst|reduce_nor~386 lcd:inst|clkdiv lcd:inst|clk_int lcd:inst|state[0] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "22.529 ns" { clk clk~out0 div16:inst1|count[3] lcd:inst|clkcnt[8] lcd:inst|reduce_nor~383 lcd:inst|reduce_nor~386 lcd:inst|clkdiv lcd:inst|clk_int lcd:inst|state[0] } { 0.0ns 0.0ns 1.03ns 3.573ns 1.271ns 0.708ns 0.767ns 4.145ns 3.935ns } { 0.0ns 1.469ns 0.935ns 0.935ns 0.59ns 0.59ns 0.935ns 0.935ns 0.711ns } } } { "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" "" { Report "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" Compiler "Proj" "UNKNOWN" "V1" "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/LCD_Test.quartus_db" { Floorplan "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/" "" "20.288 ns" { clk div16:inst1|count[3] lcd:inst|clkcnt[2] lcd:inst|reduce_nor~385 lcd:inst|reduce_nor~386 lcd:inst|clkdiv lcd:inst|clk_int lcd:inst|state[0] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "20.288 ns" { clk clk~out0 div16:inst1|count[3] lcd:inst|clkcnt[2] lcd:inst|reduce_nor~385 lcd:inst|reduce_nor~386 lcd:inst|clkdiv lcd:inst|clk_int lcd:inst|state[0] } { 0.0ns 0.0ns 1.03ns 3.573ns 0.0ns 0.426ns 0.767ns 4.145ns 3.935ns } { 0.0ns 1.469ns 0.935ns 0.935ns 0.378ns 0.114ns 0.935ns 0.935ns 0.711ns } } } { "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" "" { Report "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/Proj_cmp.qrpt" Compiler "Proj" "UNKNOWN" "V1" "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/db/LCD_Test.quartus_db" { Floorplan "E:/EDA/HSNIOSV4.0/EDA4.0底板程序/LCD1602/Proj/" "" "0.613 ns" { lcd:inst|state[0] lcd:inst|state[0] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "0.613 ns" { lcd:inst|state[0] lcd:inst|state[0] } { 0.0ns 0.0ns } { 0.0ns 0.613ns } } }  } 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -