⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 ppc405_boards.c.svn-base

📁 我们自己开发的一个OSEK操作系统!不知道可不可以?
💻 SVN-BASE
📖 第 1 页 / 共 2 页
字号:
/* * QEMU PowerPC 405 evaluation boards emulation * * Copyright (c) 2007 Jocelyn Mayer * * Permission is hereby granted, free of charge, to any person obtaining a copy * of this software and associated documentation files (the "Software"), to deal * in the Software without restriction, including without limitation the rights * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell * copies of the Software, and to permit persons to whom the Software is * furnished to do so, subject to the following conditions: * * The above copyright notice and this permission notice shall be included in * all copies or substantial portions of the Software. * * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN * THE SOFTWARE. */#include "hw.h"#include "ppc.h"#include "ppc405.h"#include "nvram.h"#include "flash.h"#include "sysemu.h"#include "block.h"#include "boards.h"extern int loglevel;extern FILE *logfile;#define BIOS_FILENAME "ppc405_rom.bin"#undef BIOS_SIZE#define BIOS_SIZE (2048 * 1024)#define KERNEL_LOAD_ADDR 0x00000000#define INITRD_LOAD_ADDR 0x01800000#define USE_FLASH_BIOS#define DEBUG_BOARD_INIT/*****************************************************************************//* PPC405EP reference board (IBM) *//* Standalone board with: * - PowerPC 405EP CPU * - SDRAM (0x00000000) * - Flash (0xFFF80000) * - SRAM  (0xFFF00000) * - NVRAM (0xF0000000) * - FPGA  (0xF0300000) */typedef struct ref405ep_fpga_t ref405ep_fpga_t;struct ref405ep_fpga_t {    uint32_t base;    uint8_t reg0;    uint8_t reg1;};static uint32_t ref405ep_fpga_readb (void *opaque, target_phys_addr_t addr){    ref405ep_fpga_t *fpga;    uint32_t ret;    fpga = opaque;    addr -= fpga->base;    switch (addr) {    case 0x0:        ret = fpga->reg0;        break;    case 0x1:        ret = fpga->reg1;        break;    default:        ret = 0;        break;    }    return ret;}static void ref405ep_fpga_writeb (void *opaque,                                  target_phys_addr_t addr, uint32_t value){    ref405ep_fpga_t *fpga;    fpga = opaque;    addr -= fpga->base;    switch (addr) {    case 0x0:        /* Read only */        break;    case 0x1:        fpga->reg1 = value;        break;    default:        break;    }}static uint32_t ref405ep_fpga_readw (void *opaque, target_phys_addr_t addr){    uint32_t ret;    ret = ref405ep_fpga_readb(opaque, addr) << 8;    ret |= ref405ep_fpga_readb(opaque, addr + 1);    return ret;}static void ref405ep_fpga_writew (void *opaque,                                  target_phys_addr_t addr, uint32_t value){    ref405ep_fpga_writeb(opaque, addr, (value >> 8) & 0xFF);    ref405ep_fpga_writeb(opaque, addr + 1, value & 0xFF);}static uint32_t ref405ep_fpga_readl (void *opaque, target_phys_addr_t addr){    uint32_t ret;    ret = ref405ep_fpga_readb(opaque, addr) << 24;    ret |= ref405ep_fpga_readb(opaque, addr + 1) << 16;    ret |= ref405ep_fpga_readb(opaque, addr + 2) << 8;    ret |= ref405ep_fpga_readb(opaque, addr + 3);    return ret;}static void ref405ep_fpga_writel (void *opaque,                                  target_phys_addr_t addr, uint32_t value){    ref405ep_fpga_writel(opaque, addr, (value >> 24) & 0xFF);    ref405ep_fpga_writel(opaque, addr + 1, (value >> 16) & 0xFF);    ref405ep_fpga_writel(opaque, addr + 2, (value >> 8) & 0xFF);    ref405ep_fpga_writeb(opaque, addr + 3, value & 0xFF);}static CPUReadMemoryFunc *ref405ep_fpga_read[] = {    &ref405ep_fpga_readb,    &ref405ep_fpga_readw,    &ref405ep_fpga_readl,};static CPUWriteMemoryFunc *ref405ep_fpga_write[] = {    &ref405ep_fpga_writeb,    &ref405ep_fpga_writew,    &ref405ep_fpga_writel,};static void ref405ep_fpga_reset (void *opaque){    ref405ep_fpga_t *fpga;    fpga = opaque;    fpga->reg0 = 0x00;    fpga->reg1 = 0x0F;}static void ref405ep_fpga_init (uint32_t base){    ref405ep_fpga_t *fpga;    int fpga_memory;    fpga = qemu_mallocz(sizeof(ref405ep_fpga_t));    if (fpga != NULL) {        fpga->base = base;        fpga_memory = cpu_register_io_memory(0, ref405ep_fpga_read,                                             ref405ep_fpga_write, fpga);        cpu_register_physical_memory(base, 0x00000100, fpga_memory);        ref405ep_fpga_reset(fpga);        qemu_register_reset(&ref405ep_fpga_reset, fpga);    }}static void ref405ep_init (int ram_size, int vga_ram_size,                           const char *boot_device, DisplayState *ds,                           const char *kernel_filename,                           const char *kernel_cmdline,                           const char *initrd_filename,                           const char *cpu_model){    char buf[1024];    ppc4xx_bd_info_t bd;    CPUPPCState *env;    qemu_irq *pic;    ram_addr_t sram_offset, bios_offset, bdloc;    target_phys_addr_t ram_bases[2], ram_sizes[2];    target_ulong sram_size, bios_size;    //int phy_addr = 0;    //static int phy_addr = 1;    target_ulong kernel_base, kernel_size, initrd_base, initrd_size;    int linux_boot;    int fl_idx, fl_sectors, len;    int ppc_boot_device = boot_device[0];    int index;    /* XXX: fix this */    ram_bases[0] = 0x00000000;    ram_sizes[0] = 0x08000000;    ram_bases[1] = 0x00000000;    ram_sizes[1] = 0x00000000;    ram_size = 128 * 1024 * 1024;#ifdef DEBUG_BOARD_INIT    printf("%s: register cpu\n", __func__);#endif    env = ppc405ep_init(ram_bases, ram_sizes, 33333333, &pic, &sram_offset,                        kernel_filename == NULL ? 0 : 1);    /* allocate SRAM */#ifdef DEBUG_BOARD_INIT    printf("%s: register SRAM at offset %08lx\n", __func__, sram_offset);#endif    sram_size = 512 * 1024;    cpu_register_physical_memory(0xFFF00000, sram_size,                                 sram_offset | IO_MEM_RAM);    /* allocate and load BIOS */#ifdef DEBUG_BOARD_INIT    printf("%s: register BIOS\n", __func__);#endif    bios_offset = sram_offset + sram_size;    fl_idx = 0;#ifdef USE_FLASH_BIOS    index = drive_get_index(IF_PFLASH, 0, fl_idx);    if (index != -1) {        bios_size = bdrv_getlength(drives_table[index].bdrv);        fl_sectors = (bios_size + 65535) >> 16;#ifdef DEBUG_BOARD_INIT        printf("Register parallel flash %d size " ADDRX " at offset %08lx "               " addr " ADDRX " '%s' %d\n",               fl_idx, bios_size, bios_offset, -bios_size,               bdrv_get_device_name(drives_table[index].bdrv), fl_sectors);#endif        pflash_cfi02_register((uint32_t)(-bios_size), bios_offset,                              drives_table[index].bdrv, 65536, fl_sectors, 2,                              0x0001, 0x22DA, 0x0000, 0x0000);        fl_idx++;    } else#endif    {#ifdef DEBUG_BOARD_INIT        printf("Load BIOS from file\n");#endif        if (bios_name == NULL)            bios_name = BIOS_FILENAME;        snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name);        bios_size = load_image(buf, phys_ram_base + bios_offset);        if (bios_size < 0 || bios_size > BIOS_SIZE) {            fprintf(stderr, "qemu: could not load PowerPC bios '%s'\n", buf);            exit(1);        }        bios_size = (bios_size + 0xfff) & ~0xfff;        cpu_register_physical_memory((uint32_t)(-bios_size),                                     bios_size, bios_offset | IO_MEM_ROM);    }    bios_offset += bios_size;    /* Register FPGA */#ifdef DEBUG_BOARD_INIT    printf("%s: register FPGA\n", __func__);#endif    ref405ep_fpga_init(0xF0300000);    /* Register NVRAM */#ifdef DEBUG_BOARD_INIT    printf("%s: register NVRAM\n", __func__);#endif    m48t59_init(NULL, 0xF0000000, 0, 8192, 8);    /* Load kernel */    linux_boot = (kernel_filename != NULL);    if (linux_boot) {#ifdef DEBUG_BOARD_INIT        printf("%s: load kernel\n", __func__);#endif        memset(&bd, 0, sizeof(bd));        bd.bi_memstart = 0x00000000;        bd.bi_memsize = ram_size;        bd.bi_flashstart = -bios_size;        bd.bi_flashsize = -bios_size;        bd.bi_flashoffset = 0;        bd.bi_sramstart = 0xFFF00000;        bd.bi_sramsize = sram_size;        bd.bi_bootflags = 0;        bd.bi_intfreq = 133333333;        bd.bi_busfreq = 33333333;        bd.bi_baudrate = 115200;        bd.bi_s_version[0] = 'Q';        bd.bi_s_version[1] = 'M';        bd.bi_s_version[2] = 'U';        bd.bi_s_version[3] = '\0';        bd.bi_r_version[0] = 'Q';        bd.bi_r_version[1] = 'E';        bd.bi_r_version[2] = 'M';        bd.bi_r_version[3] = 'U';        bd.bi_r_version[4] = '\0';        bd.bi_procfreq = 133333333;        bd.bi_plb_busfreq = 33333333;        bd.bi_pci_busfreq = 33333333;        bd.bi_opbfreq = 33333333;        bdloc = ppc405_set_bootinfo(env, &bd, 0x00000001);        env->gpr[3] = bdloc;        kernel_base = KERNEL_LOAD_ADDR;        /* now we can load the kernel */        kernel_size = load_image(kernel_filename, phys_ram_base + kernel_base);        if (kernel_size < 0) {            fprintf(stderr, "qemu: could not load kernel '%s'\n",                    kernel_filename);            exit(1);        }        printf("Load kernel size " TARGET_FMT_ld " at " TARGET_FMT_lx               " %02x %02x %02x %02x\n", kernel_size, kernel_base,               *(char *)(phys_ram_base + kernel_base),               *(char *)(phys_ram_base + kernel_base + 1),               *(char *)(phys_ram_base + kernel_base + 2),               *(char *)(phys_ram_base + kernel_base + 3));        /* load initrd */        if (initrd_filename) {            initrd_base = INITRD_LOAD_ADDR;            initrd_size = load_image(initrd_filename,                                     phys_ram_base + initrd_base);            if (initrd_size < 0) {                fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -