📄 smallcore.tan.rpt
字号:
+---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Summary ;
+-------------------------------------------------------+-----------+----------------------------------+----------------------------------+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+----------------------------------------+----------------------------------------+--------------+
; Type ; Slack ; Required Time ; Actual Time ; From ; To ; From Clock ; To Clock ; Failed Paths ;
+-------------------------------------------------------+-----------+----------------------------------+----------------------------------+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+----------------------------------------+----------------------------------------+--------------+
; Worst-case tsu ; N/A ; None ; 8.591 ns ; altera_internal_jtag~SHIFTUSER ; nios2e_2C35:inst1|cpu:the_cpu|cpu_nios2_oci:the_cpu_nios2_oci|cpu_jtag_debug_module_wrapper:the_cpu_jtag_debug_module_wrapper|cpu_jtag_debug_module:the_cpu_jtag_debug_module1|sr[14] ; -- ; altera_internal_jtag~TCKUTAP ; 0 ;
; Worst-case tco ; 0.907 ns ; 6.000 ns ; 5.093 ns ; pll:inst|altpll:altpll_component|_clk0 ; SDRAM_nCLK ; SYS_CLK ; -- ; 0 ;
; Worst-case tpd ; 0.300 ns ; 1.700 ns ; 1.400 ns ; nios2e_2C35:inst1|ddr_sdram:the_ddr_sdram|ddr_sdram_auk_ddr_sdram:ddr_sdram_auk_ddr_sdram_inst|ddr_sdram_auk_ddr_datapath:ddr_io|ddr_sdram_auk_ddr_dqs_group:\g_datapath:1:g_ddr_io|altddio_bidir:\g_dq_io:5:dq_io|ddio_bidir_c0l:auto_generated|input_cell_h[0] ; nios2e_2C35:inst1|ddr_sdram:the_ddr_sdram|ddr_sdram_auk_ddr_sdram:ddr_sdram_auk_ddr_sdram_inst|ddr_sdram_auk_ddr_datapath:ddr_io|ddr_sdram_auk_ddr_dqs_group:\g_datapath:1:g_ddr_io|resynched_data[13] ; -- ; -- ; 0 ;
; Worst-case th ; N/A ; None ; 3.051 ns ; altera_internal_jtag~TDIUTAP ; sld_hub:sld_hub_inst|lpm_shiftreg:jtag_ir_register|dffs[9] ; -- ; altera_internal_jtag~TCKUTAP ; 0 ;
; Clock Setup: 'pll:inst|altpll:altpll_component|_clk0' ; 0.158 ns ; 80.00 MHz ( period = 12.500 ns ) ; 81.02 MHz ( period = 12.342 ns ) ; nios2e_2C35:inst1|cpu:the_cpu|W_alu_result[19] ; nios2e_2C35:inst1|cpu:the_cpu|D_iw[2] ; pll:inst|altpll:altpll_component|_clk0 ; pll:inst|altpll:altpll_component|_clk0 ; 0 ;
; Clock Setup: 'pll:inst|altpll:altpll_component|_clk1' ; 6.733 ns ; 80.00 MHz ( period = 12.500 ns ) ; N/A ; nios2e_2C35:inst1|ddr_sdram:the_ddr_sdram|ddr_sdram_auk_ddr_sdram:ddr_sdram_auk_ddr_sdram_inst|ddr_sdram_auk_ddr_datapath:ddr_io|ddr_sdram_auk_ddr_dqs_group:\g_datapath:1:g_ddr_io|wdata_r[7] ; nios2e_2C35:inst1|ddr_sdram:the_ddr_sdram|ddr_sdram_auk_ddr_sdram:ddr_sdram_auk_ddr_sdram_inst|ddr_sdram_auk_ddr_datapath:ddr_io|ddr_sdram_auk_ddr_dqs_group:\g_datapath:1:g_ddr_io|altddio_bidir:\g_dq_io:7:dq_io|ddio_bidir_c0l:auto_generated|output_cell_H[0] ; pll:inst|altpll:altpll_component|_clk0 ; pll:inst|altpll:altpll_component|_clk1 ; 0 ;
; Clock Setup: 'SYS_CLK' ; 16.088 ns ; 50.00 MHz ( period = 20.000 ns ) ; 255.62 MHz ( period = 3.912 ns ) ; delay_reset_block:inst6|reset_counter:inst|lpm_counter:lpm_counter_component|cntr_p7j:auto_generated|safe_q[0] ; delay_reset_block:inst6|reset_counter:inst|lpm_counter:lpm_counter_component|cntr_p7j:auto_generated|safe_q[0] ; SYS_CLK ; SYS_CLK ; 0 ;
; Clock Setup: 'altera_internal_jtag~TCKUTAP' ; N/A ; None ; 75.04 MHz ( period = 13.327 ns ) ; sld_hub:sld_hub_inst|sld_dffex:IRF_ENA|Q[0] ; nios2e_2C35:inst1|cpu:the_cpu|cpu_nios2_oci:the_cpu_nios2_oci|cpu_jtag_debug_module_wrapper:the_cpu_jtag_debug_module_wrapper|cpu_jtag_debug_module:the_cpu_jtag_debug_module1|sr[14] ; altera_internal_jtag~TCKUTAP ; altera_internal_jtag~TCKUTAP ; 0 ;
; Clock Hold: 'pll:inst|altpll:altpll_component|_clk0' ; 0.499 ns ; 80.00 MHz ( period = 12.500 ns ) ; N/A ; nios2e_2C35:inst1|ddr_sdram:the_ddr_sdram|ddr_sdram_auk_ddr_sdram:ddr_sdram_auk_ddr_sdram_inst|auk_ddr_controller:ddr_control|init_200us_done ; nios2e_2C35:inst1|ddr_sdram:the_ddr_sdram|ddr_sdram_auk_ddr_sdram:ddr_sdram_auk_ddr_sdram_inst|auk_ddr_controller:ddr_control|init_200us_done ; pll:inst|altpll:altpll_component|_clk0 ; pll:inst|altpll:altpll_component|_clk0 ; 0 ;
; Clock Hold: 'SYS_CLK' ; 1.164 ns ; 50.00 MHz ( period = 20.000 ns ) ; N/A ; delay_reset_block:inst6|reset_counter:inst|lpm_counter:lpm_counter_component|cntr_p7j:auto_generated|safe_q[1] ; delay_reset_block:inst6|reset_counter:inst|lpm_counter:lpm_counter_component|cntr_p7j:auto_generated|safe_q[1] ; SYS_CLK ; SYS_CLK ; 0 ;
; Clock Hold: 'pll:inst|altpll:altpll_component|_clk1' ; 3.833 ns ; 80.00 MHz ( period = 12.500 ns ) ; N/A ; nios2e_2C35:inst1|ddr_sdram:the_ddr_sdram|ddr_sdram_auk_ddr_sdram:ddr_sdram_auk_ddr_sdram_inst|ddr_sdram_auk_ddr_datapath:ddr_io|ddr_sdram_auk_ddr_dqs_group:\g_datapath:1:g_ddr_io|dm_out[1] ; nios2e_2C35:inst1|ddr_sdram:the_ddr_sdram|ddr_sdram_auk_ddr_sdram:ddr_sdram_auk_ddr_sdram_inst|ddr_sdram_auk_ddr_datapath:ddr_io|ddr_sdram_auk_ddr_dqs_group:\g_datapath:1:g_ddr_io|altddio_out:dm_pin|ddio_out_sbf:auto_generated|output_cell_L[0] ; pll:inst|altpll:altpll_component|_clk0 ; pll:inst|altpll:altpll_component|_clk1 ; 0 ;
; Total number of failed paths ; ; ; ; ; ; ; ; 0 ;
+-------------------------------------------------------+-----------+----------------------------------+----------------------------------+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+----------------------------------------+----------------------------------------+--------------+
+----------------------------------------------------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Settings ;
+-------------------------------------------------------+--------------------+--------------+------------------+-------------------------------------------+
; Option ; Setting ; From ; To ; Entity Name ;
+-------------------------------------------------------+--------------------+--------------+------------------+-------------------------------------------+
; Device Name ; EP2C35F672C8 ; ; ; ;
; Timing Models ; Final ; ; ; ;
; Default hold multicycle ; Same as Multicycle ; ; ; ;
; Cut paths between unrelated clock domains ; On ; ; ; ;
; Cut off read during write signal paths ; On ; ; ; ;
; Cut off feedback from I/O pins ; On ; ; ; ;
; Report Combined Fast/Slow Timing ; Off ; ; ; ;
; Ignore Clock Settings ; Off ; ; ; ;
; Analyze latches as synchronous elements ; On ; ; ; ;
; Enable Recovery/Removal analysis ; Off ; ; ; ;
; Enable Clock Latency ; Off ; ; ; ;
; Number of source nodes to report per destination node ; 10 ; ; ; ;
; Number of destination nodes to report ; 10 ; ; ; ;
; Number of paths to report ; 200 ; ; ; ;
; Report Minimum Timing Checks ; Off ; ; ; ;
; Use Fast Timing Models ; Off ; ; ; ;
; Report IO Paths Separately ; Off ; ; ; ;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -