⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 main.fit.rpt

📁 步进电机位置控制系统的FPGA设计与实现。
💻 RPT
📖 第 1 页 / 共 4 页
字号:
; 14 - 15            ; 2                      ;
; 16 - 17            ; 1                      ;
; 18 - 19            ; 0                      ;
; 20 - 21            ; 0                      ;
; 22 - 23            ; 1                      ;
; 24 - 25            ; 2                      ;
+--------------------+------------------------+


+----------------+
; Cascade Chains ;
+--------+-------+
; Length ; Count ;
+--------+-------+
; 2      ; 10    ;
+--------+-------+


+--------------------------------------------------------------------------------------------------------------------+
; Non-Global High Fan-Out Signals                                                                                    ;
+----------------------------------------------------------------------------------------------------------+---------+
; Name                                                                                                     ; Fan-Out ;
+----------------------------------------------------------------------------------------------------------+---------+
; Reset                                                                                                    ; 36      ;
; rtl~0                                                                                                    ; 24      ;
; Reset~7                                                                                                  ; 24      ;
; fdiv:inst|CNT~46                                                                                         ; 23      ;
; fdiv:inst|lpm_counter:CNT_rtl_1|alt_counter_f10ke:wysi_counter|counter_cell[1]~COUT                      ; 20      ;
; fdiv:inst|lpm_counter:CNT_rtl_1|alt_counter_f10ke:wysi_counter|counter_cell[3]~COUT                      ; 17      ;
; counter_16_bits:inst1|LessThan~174                                                                       ; 16      ;
; Acceleration[16]                                                                                         ; 15      ;
; counter_16_bits:inst1|lpm_counter:counter_out_rtl_2|alt_counter_f10ke:wysi_counter|counter_cell[2]~COUT  ; 5       ;
; counter_16_bits:inst1|lpm_counter:counter_out_rtl_2|alt_counter_f10ke:wysi_counter|counter_cell[8]~COUT  ; 5       ;
; counter_16_bits:inst1|lpm_counter:counter_out_rtl_2|alt_counter_f10ke:wysi_counter|counter_cell[10]~COUT ; 5       ;
; counter_16_bits:inst1|lpm_counter:counter_out_rtl_2|alt_counter_f10ke:wysi_counter|counter_cell[12]~COUT ; 5       ;
; counter_16_bits:inst1|lpm_counter:counter_out_rtl_2|alt_counter_f10ke:wysi_counter|counter_cell[6]~COUT  ; 5       ;
; counter_16_bits:inst1|lpm_counter:counter_out_rtl_2|alt_counter_f10ke:wysi_counter|counter_cell[4]~COUT  ; 5       ;
; counter_16_bits:inst1|lpm_counter:counter_out_rtl_2|alt_counter_f10ke:wysi_counter|counter_cell[9]~COUT  ; 4       ;
; counter_16_bits:inst1|lpm_counter:counter_out_rtl_2|alt_counter_f10ke:wysi_counter|counter_cell[11]~COUT ; 4       ;
; counter_16_bits:inst1|lpm_counter:counter_out_rtl_2|alt_counter_f10ke:wysi_counter|counter_cell[14]~COUT ; 4       ;
; counter_16_bits:inst1|lpm_counter:counter_out_rtl_2|alt_counter_f10ke:wysi_counter|counter_cell[0]~COUT  ; 4       ;
; counter_16_bits:inst1|lpm_counter:counter_out_rtl_2|alt_counter_f10ke:wysi_counter|counter_cell[1]~COUT  ; 4       ;
; counter_16_bits:inst1|lpm_counter:counter_out_rtl_2|alt_counter_f10ke:wysi_counter|counter_cell[3]~COUT  ; 4       ;
; counter_16_bits:inst1|lpm_counter:counter_out_rtl_2|alt_counter_f10ke:wysi_counter|counter_cell[7]~COUT  ; 4       ;
; counter_16_bits:inst1|lpm_counter:counter_out_rtl_2|alt_counter_f10ke:wysi_counter|counter_cell[5]~COUT  ; 4       ;
; counter_16_bits:inst1|lpm_counter:counter_out_rtl_2|alt_counter_f10ke:wysi_counter|counter_cell[13]~COUT ; 4       ;
; second_pulse_latch:inst3|second_pulse_out[4]                                                             ; 3       ;
; second_pulse_latch:inst3|second_pulse_out[5]                                                             ; 3       ;
; pulse_sum:inst4|pulse_1~422                                                                              ; 3       ;
; pulse_sum:inst4|pulse_1~419                                                                              ; 3       ;
; second_pulse_latch:inst3|second_pulse_out[6]                                                             ; 3       ;
; pulse_sum:inst4|pulse_1~418                                                                              ; 3       ;
; pulse_sum:inst4|pulse_1~421                                                                              ; 3       ;
; pulse_sum:inst4|pulse_1~420                                                                              ; 3       ;
; second_pulse_latch:inst3|second_pulse_out[1]                                                             ; 3       ;
; pulse_sum:inst4|pulse_1~423                                                                              ; 3       ;
; second_pulse_latch:inst3|second_pulse_out[12]                                                            ; 3       ;
; second_pulse_latch:inst3|second_pulse_out[7]                                                             ; 3       ;
; second_pulse_latch:inst3|second_pulse_out[14]                                                            ; 3       ;
; sum_control:inst5|lpm_counter:step_counter_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[4]~COUT     ; 3       ;
; sum_control:inst5|lpm_counter:step_counter_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[5]~COUT     ; 3       ;
; sum_control:inst5|lpm_counter:step_counter_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[3]~COUT     ; 3       ;
; second_pulse_latch:inst3|second_pulse_out[11]                                                            ; 3       ;
; second_pulse_latch:inst3|second_pulse_out[0]                                                             ; 3       ;
; sum_control:inst5|lpm_counter:step_counter_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[6]~COUT     ; 3       ;
; sum_control:inst5|lpm_counter:step_counter_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[2]~COUT     ; 3       ;
; sum_control:inst5|lpm_counter:step_counter_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[0]~COUT     ; 3       ;
; sum_control:inst5|lpm_counter:step_counter_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[7]~COUT     ; 3       ;
; sum_control:inst5|lpm_counter:step_counter_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[18]~COUT    ; 3       ;
; sum_control:inst5|lpm_counter:step_counter_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[1]~COUT     ; 3       ;
; sum_control:inst5|lpm_counter:step_counter_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[19]~COUT    ; 3       ;
; sum_control:inst5|lpm_counter:step_counter_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[10]~COUT    ; 3       ;
; sum_control:inst5|lpm_counter:step_counter_rtl_0|alt_counter_f10ke:wysi_counter|counter_cell[22]~COUT    ; 3       ;
+----------------------------------------------------------------------------------------------------------+---------+


+---------------------------------------------------------------------------------------------------------+
; Peripheral Signals                                                                                      ;
+------------------------------+---------+-------+-----------------+---------------------------+----------+
; Peripheral Signal            ; Source  ; Usage ; Dedicated Clock ; Peripheral Control Signal ; Polarity ;
+------------------------------+---------+-------+-----------------+---------------------------+----------+
; pulse_sum:inst4|pulse_out~16 ; LC1_A10 ; Clock ; no              ; yes                       ; +ve      ;
+------------------------------+---------+-------+-----------------+---------------------------+----------+


+-------------------------------------------+
; LAB                                       ;
+--------------------------+----------------+
; Number of Logic Elements ; Number of LABs ;
+--------------------------+----------------+
; 0                        ; 39             ;
; 1                        ; 2              ;
; 2                        ; 2              ;
; 3                        ; 2              ;
; 4                        ; 2              ;
; 5                        ; 1              ;
; 6                        ; 1              ;
; 7                        ; 3              ;
; 8                        ; 20             ;
+--------------------------+----------------+


+----------------------------------------------+
; Local Routing Interconnect                   ;
+-----------------------------+----------------+
; Local Routing Interconnects ; Number of LABs ;
+-----------------------------+----------------+
; 0                           ; 60             ;
; 1                           ; 0              ;
; 2                           ; 4              ;
; 3                           ; 1              ;
; 4                           ; 3              ;
; 5                           ; 1              ;
; 6                           ; 3              ;
+-----------------------------+----------------+


+---------------------------------------------+
; LAB External Interconnect                   ;
+----------------------------+----------------+
; LAB External Interconnects ; Number of LABs ;
+----------------------------+----------------+
; 0 - 1                      ; 43             ;
; 2 - 3                      ; 5              ;
; 4 - 5                      ; 1              ;
; 6 - 7                      ; 0              ;
; 8 - 9                      ; 8              ;
; 10 - 11                    ; 2              ;
; 12 - 13                    ; 2              ;
; 14 - 15                    ; 4              ;
; 16 - 17                    ; 6              ;
; 18 - 19                    ; 1              ;
+----------------------------+----------------+


+------------------------------------------------------------------------------------------+
; Row Interconnect                                                                         ;
+-------+---------------------+-----------------------------+------------------------------+
; Row   ; Interconnect Used   ; Left Half Interconnect Used ; Right Half Interconnect Used ;
+-------+---------------------+-----------------------------+------------------------------+
;  A    ;  62 / 96 ( 64 % )   ;  29 / 48 ( 60 % )           ;  7 / 48 ( 14 % )             ;
;  B    ;  65 / 96 ( 67 % )   ;  8 / 48 ( 16 % )            ;  12 / 48 ( 25 % )            ;
;  C    ;  22 / 96 ( 22 % )   ;  0 / 48 ( 0 % )             ;  0 / 48 ( 0 % )              ;
; Total ;  149 / 288 ( 51 % ) ;  37 / 144 ( 25 % )          ;  19 / 144 ( 13 % )           ;
+-------+---------------------+-----------------------------+------------------------------+


+---------------------------+
; LAB Column Interconnect   ;
+-------+-------------------+
; Col.  ; Interconnect Used ;
+-------+-------------------+
; 1     ;  1 / 24 ( 4 % )   ;
; 2     ;  1 / 24 ( 4 % )   ;
; 3     ;  1 / 24 ( 4 % )   ;
; 4     ;  0 / 24 ( 0 % )   ;
; 5     ;  0 / 24 ( 0 % )   ;
; 6     ;  0 / 24 ( 0 % )   ;
; 7     ;  1 / 24 ( 4 % )   ;
; 8     ;  2 / 24 ( 8 % )   ;
; 9     ;  0 / 24 ( 0 % )   ;
; 10    ;  1 / 24 ( 4 % )   ;
; 11    ;  0 / 24 ( 0 % )   ;
; 12    ;  0 / 24 ( 0 % )   ;
; 13    ;  1 / 24 ( 4 % )   ;
; 14    ;  1 / 24 ( 4 % )   ;
; 15    ;  1 / 24 ( 4 % )   ;
; 16    ;  1 / 24 ( 4 % )   ;
; 17    ;  1 / 24 ( 4 % )   ;
; 18    ;  1 / 24 ( 4 % )   ;
; 19    ;  3 / 24 ( 12 % )  ;
; 20    ;  1 / 24 ( 4 % )   ;
; 21    ;  1 / 24 ( 4 % )   ;
; 22    ;  1 / 24 ( 4 % )   ;

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -