📄 uart.map.rpt
字号:
Analysis & Synthesis report for uart
Tue May 17 07:58:18 2005
Version 4.2 Build 157 12/07/2004 SJ Web Edition
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Analysis & Synthesis Summary
3. Analysis & Synthesis Settings
4. Multiplexer Restructuring Statistics (Restructuring Performed)
5. WYSIWYG Cells
6. General Register Statistics
7. Inverted Register Statistics
8. State Machine - |uart_test|uart:inst|uart_transmitter:u3|state
9. State Machine - |uart_test|uart:inst|uart_receiver:u2|state
10. Hierarchy
11. Analysis & Synthesis Resource Utilization by Entity
12. Analysis & Synthesis Equations
13. Analysis & Synthesis Source Files Read
14. Analysis & Synthesis Resource Usage Summary
15. Analysis & Synthesis Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2004 Altera Corporation
Any megafunction design, and related netlist (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only
to program PLD devices (but not masked PLD devices) from Altera. Any
other use of such megafunction design, netlist, support information,
device programming or simulation file, or any other related documentation
or information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to the
intellectual property, including patents, copyrights, trademarks, trade
secrets, or maskworks, embodied in any such megafunction design, netlist,
support information, device programming or simulation file, or any other
related documentation or information provided by Altera or a megafunction
partner, remains with Altera, the megafunction partner, or their respective
licensors. No other licenses, including any licenses needed under any third
party's intellectual property, are provided herein.
+-----------------------------------------------------------------------+
; Analysis & Synthesis Summary ;
+-----------------------------+-----------------------------------------+
; Analysis & Synthesis Status ; Successful - Tue May 17 07:58:18 2005 ;
; Quartus II Version ; 4.2 Build 157 12/07/2004 SJ Web Edition ;
; Revision Name ; uart ;
; Top-level Entity Name ; uart_test ;
; Family ; MAX II ;
; Total logic elements ; 183 ;
; Total pins ; 22 ;
; Total virtual pins ; 0 ;
; UFM blocks ; 0 ;
+-----------------------------+-----------------------------------------+
+------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Settings ;
+--------------------------------------------------------------------+-----------------+---------------+
; Option ; Setting ; Default Value ;
+--------------------------------------------------------------------+-----------------+---------------+
; Device ; EPM1270T144C5ES ; ;
; Family name ; MAX II ; Stratix ;
; Top-level entity name ; uart_test ; uart ;
; Use smart compilation ; Normal ; Normal ;
; Restructure Multiplexers ; Auto ; Auto ;
; Create Debugging Nodes for IP Cores ; off ; off ;
; Preserve fewer node names ; On ; On ;
; Disable OpenCore Plus hardware evaluation ; Off ; Off ;
; Verilog Version ; Verilog_2001 ; Verilog_2001 ;
; VHDL Version ; VHDL93 ; VHDL93 ;
; State Machine Processing ; Auto ; Auto ;
; Extract Verilog State Machines ; On ; On ;
; Extract VHDL State Machines ; On ; On ;
; NOT Gate Push-Back ; On ; On ;
; Power-Up Don't Care ; On ; On ;
; Remove Redundant Logic Cells ; Off ; Off ;
; Remove Duplicate Registers ; On ; On ;
; Ignore CARRY Buffers ; Off ; Off ;
; Ignore CASCADE Buffers ; Off ; Off ;
; Ignore GLOBAL Buffers ; Off ; Off ;
; Ignore ROW GLOBAL Buffers ; Off ; Off ;
; Ignore LCELL Buffers ; Off ; Off ;
; Ignore SOFT Buffers ; On ; On ;
; Limit AHDL Integers to 32 Bits ; Off ; Off ;
; Optimization Technique -- MAX II ; Balanced ; Balanced ;
; Carry Chain Length -- Stratix/Stratix GX/Cyclone/MAX II/Cyclone II ; 70 ; 70 ;
; Auto Carry Chains ; On ; On ;
; Auto Open-Drain Pins ; On ; On ;
; Remove Duplicate Logic ; On ; On ;
; Perform WYSIWYG Primitive Resynthesis ; Off ; Off ;
; Perform gate-level register retiming ; Off ; Off ;
; Allow register retiming to trade off Tsu/Tco with Fmax ; On ; On ;
; Allows Synchronous Control Signal Usage in Normal Mode Logic Cells ; On ; On ;
; Auto RAM Block Balancing ; On ; On ;
; Auto Resource Sharing ; Off ; Off ;
; Enable M512 Memory Blocks ; On ; On ;
+--------------------------------------------------------------------+-----------------+---------------+
+-------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Multiplexer Restructuring Statistics (Restructuring Performed) ;
+--------------------+-----------+---------------+----------------------+------------------------+------------+-----------------------------------------------------+
; Multiplexer Inputs ; Bus Width ; Baseline Area ; Area if Restructured ; Saving if Restructured ; Registered ; Example Multiplexer Output ;
+--------------------+-----------+---------------+----------------------+------------------------+------------+-----------------------------------------------------+
; 2:1 ; 4 bits ; 4 LEs ; 4 LEs ; 0 LEs ; Yes ; |uart_test|uart:inst|br_gen:u1|cnt1[3] ;
; 2:1 ; 4 bits ; 4 LEs ; 4 LEs ; 0 LEs ; Yes ; |uart_test|uart:inst|uart_transmitter:u3|bct[3] ;
; 2:1 ; 4 bits ; 4 LEs ; 4 LEs ; 0 LEs ; Yes ; |uart_test|uart:inst|uart_receiver:u2|ct2[3] ;
; 2:1 ; 3 bits ; 3 LEs ; 3 LEs ; 0 LEs ; Yes ; |uart_test|uart:inst|uart_receiver:u2|ct1[0] ;
; 4:1 ; 4 bits ; 8 LEs ; 8 LEs ; 0 LEs ; Yes ; |uart_test|scan:inst6|bin[0] ;
; 4:1 ; 7 bits ; 14 LEs ; 7 LEs ; 7 LEs ; Yes ; |uart_test|uart:inst|uart_transmitter:u3|tsr[2] ;
; 2:1 ; 2 bits ; 2 LEs ; 2 LEs ; 0 LEs ; No ; |uart_test|uart:inst|uart_transmitter:u3|txd_done~0 ;
; 2:1 ; 3 bits ; 3 LEs ; 3 LEs ; 0 LEs ; No ; |uart_test|uart:inst|uart_receiver:u2|clr1~2 ;
; 3:1 ; 2 bits ; 4 LEs ; 4 LEs ; 0 LEs ; No ; |uart_test|uart:inst|uart_receiver:u2|clr1~1 ;
; 3:1 ; 2 bits ; 4 LEs ; 2 LEs ; 2 LEs ; No ; |uart_test|uart:inst|uart_receiver:u2|clr2~1 ;
+--------------------+-----------+---------------+----------------------+------------------------+------------+-----------------------------------------------------+
+----------------------------------------------------------------+
; WYSIWYG Cells ;
+--------------------------------------------------------+-------+
; Statistic ; Value ;
+--------------------------------------------------------+-------+
; Number of WYSIWYG cells ; 45 ;
; Number of synthesis-generated cells ; 138 ;
; Number of WYSIWYG LUTs ; 45 ;
; Number of synthesis-generated LUTs ; 88 ;
; Number of WYSIWYG registers ; 32 ;
; Number of synthesis-generated registers ; 82 ;
; Number of cells with combinational logic only ; 69 ;
; Number of cells with registers only ; 50 ;
; Number of cells with combinational logic and registers ; 64 ;
+--------------------------------------------------------+-------+
+------------------------------------------------------+
; General Register Statistics ;
+----------------------------------------------+-------+
; Statistic ; Value ;
+----------------------------------------------+-------+
; Total registers ; 114 ;
; Number of registers using Synchronous Clear ; 0 ;
; Number of registers using Synchronous Load ; 0 ;
; Number of registers using Asynchronous Clear ; 74 ;
; Number of registers using Asynchronous Load ; 8 ;
; Number of registers using Clock Enable ; 50 ;
; Number of registers using Output Enable ; 0 ;
; Number of registers using Preset ; 0 ;
+----------------------------------------------+-------+
+---------------------------------------------------+
; Inverted Register Statistics ;
+-----------------------------------------+---------+
; Inverted Register ; Fan out ;
+-----------------------------------------+---------+
; uart:inst|uart_transmitter:u3|tsr[0] ; 2 ;
; uart:inst|uart_transmitter:u3|tsr[1] ; 1 ;
; uart:inst|uart_transmitter:u3|tsr[2] ; 1 ;
; uart:inst|uart_receiver:u2|RDR[0] ; 3 ;
; uart:inst|uart_receiver:u2|RDR[5] ; 3 ;
; uart:inst|uart_receiver:u2|RDR[1] ; 3 ;
; uart:inst|uart_receiver:u2|RDR[3] ; 3 ;
; uart:inst|uart_transmitter:u3|tsr[3] ; 1 ;
; uart:inst|uart_transmitter:u3|tsr[4] ; 1 ;
; uart:inst|uart_transmitter:u3|tsr[5] ; 1 ;
; uart:inst|uart_transmitter:u3|tsr[6] ; 1 ;
; uart:inst|uart_transmitter:u3|tsr[7] ; 1 ;
; uart:inst|uart_transmitter:u3|tsr[8] ; 2 ;
; Total number of inverted registers = 13 ; ;
+-----------------------------------------+---------+
+----------------------------------------------------------------+
; State Machine - |uart_test|uart:inst|uart_transmitter:u3|state ;
+-------------+-------------+-------------+----------------------+
; Name ; state.tdata ; state.synch ; state.idle ;
+-------------+-------------+-------------+----------------------+
; state.idle ; 0 ; 0 ; 0 ;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -