prev_cmp_main.map.qmsg
来自「频率计」· QMSG 代码 · 共 51 行 · 第 1/2 页
QMSG
51 行
{ "Warning" "WVRFX_L2_VERI_ALWAYS_ID_HOLDS_VALUE" "data_out dispdecoder.v(28) " "Warning (10240): Verilog HDL Always Construct warning at dispdecoder.v(28): inferring latch(es) for variable \"data_out\", which holds its previous value in one or more paths through the always construct" { } { { "dispdecoder.v" "" { Text "R:/liu/main/dispdecoder.v" 28 0 0 } } } 0 10240 "Verilog HDL Always Construct warning at %2!s!: inferring latch(es) for variable \"%1!s!\", which holds its previous value in one or more paths through the always construct" 0 0 "" 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "data_out\[0\] dispdecoder.v(28) " "Info (10041): Inferred latch for \"data_out\[0\]\" at dispdecoder.v(28)" { } { { "dispdecoder.v" "" { Text "R:/liu/main/dispdecoder.v" 28 0 0 } } } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "data_out\[1\] dispdecoder.v(28) " "Info (10041): Inferred latch for \"data_out\[1\]\" at dispdecoder.v(28)" { } { { "dispdecoder.v" "" { Text "R:/liu/main/dispdecoder.v" 28 0 0 } } } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "data_out\[2\] dispdecoder.v(28) " "Info (10041): Inferred latch for \"data_out\[2\]\" at dispdecoder.v(28)" { } { { "dispdecoder.v" "" { Text "R:/liu/main/dispdecoder.v" 28 0 0 } } } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "data_out\[3\] dispdecoder.v(28) " "Info (10041): Inferred latch for \"data_out\[3\]\" at dispdecoder.v(28)" { } { { "dispdecoder.v" "" { Text "R:/liu/main/dispdecoder.v" 28 0 0 } } } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "data_out\[4\] dispdecoder.v(28) " "Info (10041): Inferred latch for \"data_out\[4\]\" at dispdecoder.v(28)" { } { { "dispdecoder.v" "" { Text "R:/liu/main/dispdecoder.v" 28 0 0 } } } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "data_out\[5\] dispdecoder.v(28) " "Info (10041): Inferred latch for \"data_out\[5\]\" at dispdecoder.v(28)" { } { { "dispdecoder.v" "" { Text "R:/liu/main/dispdecoder.v" 28 0 0 } } } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "data_out\[6\] dispdecoder.v(28) " "Info (10041): Inferred latch for \"data_out\[6\]\" at dispdecoder.v(28)" { } { { "dispdecoder.v" "" { Text "R:/liu/main/dispdecoder.v" 28 0 0 } } } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0}
{ "Warning" "WSGN_SEARCH_FILE" "data_mux.v 1 1 " "Warning: Using design file data_mux.v, which is not specified as a design file for the current project, but contains definitions for 1 design units and 1 entities in project" { { "Info" "ISGN_ENTITY_NAME" "1 data_mux " "Info: Found entity 1: data_mux" { } { { "data_mux.v" "" { Text "R:/liu/main/data_mux.v" 1 -1 0 } } } 0 0 "Found entity %1!d!: %2!s!" 0 0 "" 0} } { } 0 0 "Using design file %1!s!, which is not specified as a design file for the current project, but contains definitions for %2!llu! design units and %3!llu! entities in project" 0 0 "" 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "data_mux data_mux:inst8 " "Info: Elaborating entity \"data_mux\" for hierarchy \"data_mux:inst8\"" { } { { "main.bdf" "inst8" { Schematic "R:/liu/main/main.bdf" { { 16 528 696 176 "inst8" "" } } } } } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0 "" 0}
{ "Warning" "WSGN_SEARCH_FILE" "flip_latch.v 1 1 " "Warning: Using design file flip_latch.v, which is not specified as a design file for the current project, but contains definitions for 1 design units and 1 entities in project" { { "Info" "ISGN_ENTITY_NAME" "1 flip_latch " "Info: Found entity 1: flip_latch" { } { { "flip_latch.v" "" { Text "R:/liu/main/flip_latch.v" 1 -1 0 } } } 0 0 "Found entity %1!d!: %2!s!" 0 0 "" 0} } { } 0 0 "Using design file %1!s!, which is not specified as a design file for the current project, but contains definitions for %2!llu! design units and %3!llu! entities in project" 0 0 "" 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "flip_latch flip_latch:inst2 " "Info: Elaborating entity \"flip_latch\" for hierarchy \"flip_latch:inst2\"" { } { { "main.bdf" "inst2" { Schematic "R:/liu/main/main.bdf" { { 0 336 472 160 "inst2" "" } } } } } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0 "" 0}
{ "Warning" "WSGN_SEARCH_FILE" "dispselect.v 1 1 " "Warning: Using design file dispselect.v, which is not specified as a design file for the current project, but contains definitions for 1 design units and 1 entities in project" { { "Info" "ISGN_ENTITY_NAME" "1 dispselect " "Info: Found entity 1: dispselect" { } { { "dispselect.v" "" { Text "R:/liu/main/dispselect.v" 1 -1 0 } } } 0 0 "Found entity %1!d!: %2!s!" 0 0 "" 0} } { } 0 0 "Using design file %1!s!, which is not specified as a design file for the current project, but contains definitions for %2!llu! design units and %3!llu! entities in project" 0 0 "" 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "dispselect dispselect:inst7 " "Info: Elaborating entity \"dispselect\" for hierarchy \"dispselect:inst7\"" { } { { "main.bdf" "inst7" { Schematic "R:/liu/main/main.bdf" { { 376 80 232 472 "inst7" "" } } } } } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0 "" 0}
{ "Info" "IOPT_INFERENCING_SUMMARY" "10 " "Info: Inferred 10 megafunctions from design logic" { { "Info" "IOPT_LPM_COUNTER_INFERRED" "counter:inst\|Q5\[0\]~176 4 " "Info: Inferred lpm_counter megafunction (LPM_WIDTH=4) from the following logic: \"counter:inst\|Q5\[0\]~176\"" { } { { "counter.v" "Q5\[0\]~176" { Text "R:/liu/main/counter.v" 19 -1 0 } } } 0 0 "Inferred lpm_counter megafunction (LPM_WIDTH=%2!d!) from the following logic: \"%1!s!\"" 0 0 "" 0} { "Info" "IOPT_LPM_COUNTER_INFERRED" "counter:inst\|Q0\[0\]~4 4 " "Info: Inferred lpm_counter megafunction (LPM_WIDTH=4) from the following logic: \"counter:inst\|Q0\[0\]~4\"" { } { { "counter.v" "Q0\[0\]~4" { Text "R:/liu/main/counter.v" 19 -1 0 } } } 0 0 "Inferred lpm_counter megafunction (LPM_WIDTH=%2!d!) from the following logic: \"%1!s!\"" 0 0 "" 0} { "Info" "IOPT_LPM_COUNTER_INFERRED" "counter:inst\|Q1\[0\]~128 4 " "Info: Inferred lpm_counter megafunction (LPM_WIDTH=4) from the following logic: \"counter:inst\|Q1\[0\]~128\"" { } { { "counter.v" "Q1\[0\]~128" { Text "R:/liu/main/counter.v" 19 -1 0 } } } 0 0 "Inferred lpm_counter megafunction (LPM_WIDTH=%2!d!) from the following logic: \"%1!s!\"" 0 0 "" 0} { "Info" "IOPT_LPM_COUNTER_INFERRED" "counter:inst\|Q2\[0\]~140 4 " "Info: Inferred lpm_counter megafunction (LPM_WIDTH=4) from the following logic: \"counter:inst\|Q2\[0\]~140\"" { } { { "counter.v" "Q2\[0\]~140" { Text "R:/liu/main/counter.v" 19 -1 0 } } } 0 0 "Inferred lpm_counter megafunction (LPM_WIDTH=%2!d!) from the following logic: \"%1!s!\"" 0 0 "" 0} { "Info" "IOPT_LPM_COUNTER_INFERRED" "counter:inst\|Q3\[0\]~152 4 " "Info: Inferred lpm_counter megafunction (LPM_WIDTH=4) from the following logic: \"counter:inst\|Q3\[0\]~152\"" { } { { "counter.v" "Q3\[0\]~152" { Text "R:/liu/main/counter.v" 19 -1 0 } } } 0 0 "Inferred lpm_counter megafunction (LPM_WIDTH=%2!d!) from the following logic: \"%1!s!\"" 0 0 "" 0} { "Info" "IOPT_LPM_COUNTER_INFERRED" "counter:inst\|Q4\[0\]~164 4 " "Info: Inferred lpm_counter megafunction (LPM_WIDTH=4) from the following logic: \"counter:inst\|Q4\[0\]~164\"" { } { { "counter.v" "Q4\[0\]~164" { Text "R:/liu/main/counter.v" 19 -1 0 } } } 0 0 "Inferred lpm_counter megafunction (LPM_WIDTH=%2!d!) from the following logic: \"%1!s!\"" 0 0 "" 0} { "Info" "IOPT_LPM_COUNTER_INFERRED" "fdiv:inst1\|cnt1\[0\]~32 32 " "Info: Inferred lpm_counter megafunction (LPM_WIDTH=32) from the following logic: \"fdiv:inst1\|cnt1\[0\]~32\"" { } { { "fdiv.v" "cnt1\[0\]~32" { Text "R:/liu/main/fdiv.v" 9 -1 0 } } } 0 0 "Inferred lpm_counter megafunction (LPM_WIDTH=%2!d!) from the following logic: \"%1!s!\"" 0 0 "" 0} { "Info" "IOPT_LPM_COUNTER_INFERRED" "fdiv:inst1\|cnt2\[0\]~32 32 " "Info: Inferred lpm_counter megafunction (LPM_WIDTH=32) from the following logic: \"fdiv:inst1\|cnt2\[0\]~32\"" { } { { "fdiv.v" "cnt2\[0\]~32" { Text "R:/liu/main/fdiv.v" 24 -1 0 } } } 0 0 "Inferred lpm_counter megafunction (LPM_WIDTH=%2!d!) from the following logic: \"%1!s!\"" 0 0 "" 0} { "Info" "IOPT_LPM_COUNTER_INFERRED" "fdiv:inst1\|cnt4\[0\]~32 32 " "Info: Inferred lpm_counter megafunction (LPM_WIDTH=32) from the following logic: \"fdiv:inst1\|cnt4\[0\]~32\"" { } { { "fdiv.v" "cnt4\[0\]~32" { Text "R:/liu/main/fdiv.v" 54 -1 0 } } } 0 0 "Inferred lpm_counter megafunction (LPM_WIDTH=%2!d!) from the following logic: \"%1!s!\"" 0 0 "" 0} { "Info" "IOPT_LPM_COUNTER_INFERRED" "fdiv:inst1\|cnt3\[0\]~32 32 " "Info: Inferred lpm_counter megafunction (LPM_WIDTH=32) from the following logic: \"fdiv:inst1\|cnt3\[0\]~32\"" { } { { "fdiv.v" "cnt3\[0\]~32" { Text "R:/liu/main/fdiv.v" 39 -1 0 } } } 0 0 "Inferred lpm_counter megafunction (LPM_WIDTH=%2!d!) from the following logic: \"%1!s!\"" 0 0 "" 0} } { } 0 0 "Inferred %1!d! megafunctions from design logic" 0 0 "" 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "c:/altera/72/quartus/libraries/megafunctions/lpm_counter.tdf 1 1 " "Info: Found 1 design units, including 1 entities, in source file c:/altera/72/quartus/libraries/megafunctions/lpm_counter.tdf" { { "Info" "ISGN_ENTITY_NAME" "1 lpm_counter " "Info: Found entity 1: lpm_counter" { } { { "lpm_counter.tdf" "" { Text "c:/altera/72/quartus/libraries/megafunctions/lpm_counter.tdf" 248 1 0 } } } 0 0 "Found entity %1!d!: %2!s!" 0 0 "" 0} } { } 0 0 "Found %2!llu! design units, including %3!llu! entities, in source file %1!s!" 0 0 "" 0}
{ "Info" "ISGN_ELABORATION_HEADER" "counter:inst\|lpm_counter:Q5_rtl_0 " "Info: Elaborated megafunction instantiation \"counter:inst\|lpm_counter:Q5_rtl_0\"" { } { } 0 0 "Elaborated megafunction instantiation \"%1!s!\"" 0 0 "" 0}
{ "Info" "ISGN_ELABORATION_HEADER" "counter:inst\|lpm_counter:Q0_rtl_1 " "Info: Elaborated megafunction instantiation \"counter:inst\|lpm_counter:Q0_rtl_1\"" { } { } 0 0 "Elaborated megafunction instantiation \"%1!s!\"" 0 0 "" 0}
{ "Info" "ISGN_ELABORATION_HEADER" "fdiv:inst1\|lpm_counter:cnt1_rtl_6 " "Info: Elaborated megafunction instantiation \"fdiv:inst1\|lpm_counter:cnt1_rtl_6\"" { } { } 0 0 "Elaborated megafunction instantiation \"%1!s!\"" 0 0 "" 0}
{ "Info" "IMTM_MTM_PROMOTE_GLOBAL" "" "Info: Promoted pin-driven signal(s) to global signal" { { "Info" "IMTM_MTM_PROMOTE_GLOBAL_CLOCK" "Clock " "Info: Promoted clock signal driven by pin \"Clock\" to global clock signal" { } { } 0 0 "Promoted clock signal driven by pin \"%1!s!\" to global clock signal" 0 0 "" 0} { "Info" "IMTM_MTM_PROMOTE_GLOBAL_CLOCK" "F_in " "Info: Promoted clock signal driven by pin \"F_in\" to global clock signal" { } { } 0 0 "Promoted clock signal driven by pin \"%1!s!\" to global clock signal" 0 0 "" 0} } { } 0 0 "Promoted pin-driven signal(s) to global signal" 0 0 "" 0}
{ "Info" "IMTM_MTM_PROMOTE_GLOBAL" "" "Info: Promoted pin-driven signal(s) to global signal" { { "Info" "IMTM_MTM_PROMOTE_GLOBAL_CLOCK" "Clock " "Info: Promoted clock signal driven by pin \"Clock\" to global clock signal" { } { } 0 0 "Promoted clock signal driven by pin \"%1!s!\" to global clock signal" 0 0 "" 0} { "Info" "IMTM_MTM_PROMOTE_GLOBAL_CLOCK" "F_in " "Info: Promoted clock signal driven by pin \"F_in\" to global clock signal" { } { } 0 0 "Promoted clock signal driven by pin \"%1!s!\" to global clock signal" 0 0 "" 0} } { } 0 0 "Promoted pin-driven signal(s) to global signal" 0 0 "" 0}
{ "Info" "ICUT_CUT_TM_SUMMARY" "299 " "Info: Implemented 299 device resources after synthesis - the final resource count might be different" { { "Info" "ICUT_CUT_TM_IPINS" "5 " "Info: Implemented 5 input pins" { } { } 0 0 "Implemented %1!d! input pins" 0 0 "" 0} { "Info" "ICUT_CUT_TM_OPINS" "15 " "Info: Implemented 15 output pins" { } { } 0 0 "Implemented %1!d! output pins" 0 0 "" 0} { "Info" "ICUT_CUT_TM_MCELLS" "250 " "Info: Implemented 250 macrocells" { } { } 0 0 "Implemented %1!d! macrocells" 0 0 "" 0} { "Info" "ICUT_CUT_TM_SEXPS" "29 " "Info: Implemented 29 shareable expanders" { } { } 0 0 "Implemented %1!d! shareable expanders" 0 0 "" 0} } { } 0 0 "Implemented %1!d! device resources after synthesis - the final resource count might be different" 0 0 "" 0}
{ "Info" "IRDB_WROTE_SUPPRESSED_MSGS" "R:/liu/main/main.map.smsg " "Info: Generated suppressed messages file R:/liu/main/main.map.smsg" { } { } 0 0 "Generated suppressed messages file %1!s!" 0 0 "" 0}
{ "Info" "IQEXE_ERROR_COUNT" "Analysis & Synthesis 0 s 13 s Quartus II " "Info: Quartus II Analysis & Synthesis was successful. 0 errors, 13 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "148 " "Info: Allocated 148 megabytes of memory during processing" { } { } 0 0 "Allocated %1!s! megabytes of memory during processing" 0 0 "" 0} { "Info" "IQEXE_END_BANNER_TIME" "Mon Jul 21 11:23:21 2008 " "Info: Processing ended: Mon Jul 21 11:23:21 2008" { } { } 0 0 "Processing ended: %1!s!" 0 0 "" 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:12 " "Info: Elapsed time: 00:00:12" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "" 0} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "" 0}
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?