📄 pcilynx.h
字号:
#define DMA_CHAN_CTRL_LINK (1<<29)#define DMA0_READY 0x114#define DMA1_READY 0x134#define DMA2_READY 0x154#define DMA3_READY 0x174#define DMA4_READY 0x194#define DMA_READY(chan) (DMA_BREG(DMA0_READY, chan))#define DMA_GLOBAL_REGISTER 0x908#define FIFO_SIZES 0xa00#define FIFO_CONTROL 0xa10#define FIFO_CONTROL_GRF_FLUSH (1<<4)#define FIFO_CONTROL_ITF_FLUSH (1<<3)#define FIFO_CONTROL_ATF_FLUSH (1<<2)#define FIFO_XMIT_THRESHOLD 0xa14#define DMA0_WORD0_CMP_VALUE 0xb00#define DMA1_WORD0_CMP_VALUE 0xb10#define DMA2_WORD0_CMP_VALUE 0xb20#define DMA3_WORD0_CMP_VALUE 0xb30#define DMA4_WORD0_CMP_VALUE 0xb40#define DMA_WORD0_CMP_VALUE(chan) (DMA_SREG(DMA0_WORD0_CMP_VALUE, chan))#define DMA0_WORD0_CMP_ENABLE 0xb04#define DMA1_WORD0_CMP_ENABLE 0xb14#define DMA2_WORD0_CMP_ENABLE 0xb24#define DMA3_WORD0_CMP_ENABLE 0xb34#define DMA4_WORD0_CMP_ENABLE 0xb44#define DMA_WORD0_CMP_ENABLE(chan) (DMA_SREG(DMA0_WORD0_CMP_ENABLE,chan))#define DMA0_WORD1_CMP_VALUE 0xb08#define DMA1_WORD1_CMP_VALUE 0xb18#define DMA2_WORD1_CMP_VALUE 0xb28#define DMA3_WORD1_CMP_VALUE 0xb38#define DMA4_WORD1_CMP_VALUE 0xb48#define DMA_WORD1_CMP_VALUE(chan) (DMA_SREG(DMA0_WORD1_CMP_VALUE, chan))#define DMA0_WORD1_CMP_ENABLE 0xb0c#define DMA1_WORD1_CMP_ENABLE 0xb1c#define DMA2_WORD1_CMP_ENABLE 0xb2c#define DMA3_WORD1_CMP_ENABLE 0xb3c#define DMA4_WORD1_CMP_ENABLE 0xb4c#define DMA_WORD1_CMP_ENABLE(chan) (DMA_SREG(DMA0_WORD1_CMP_ENABLE,chan))/* word 1 compare enable flags */#define DMA_WORD1_CMP_MATCH_OTHERBUS (1<<15)#define DMA_WORD1_CMP_MATCH_BROADCAST (1<<14)#define DMA_WORD1_CMP_MATCH_BUS_BCAST (1<<13)#define DMA_WORD1_CMP_MATCH_LOCAL_NODE (1<<12)#define DMA_WORD1_CMP_MATCH_EXACT (1<<11)#define DMA_WORD1_CMP_ENABLE_SELF_ID (1<<10)#define DMA_WORD1_CMP_ENABLE_MASTER (1<<8)#define LINK_ID 0xf00#define LINK_ID_BUS(id) (id<<22)#define LINK_ID_NODE(id) (id<<16)#define LINK_CONTROL 0xf04#define LINK_CONTROL_BUSY (1<<29)#define LINK_CONTROL_TX_ISO_EN (1<<26)#define LINK_CONTROL_RX_ISO_EN (1<<25)#define LINK_CONTROL_TX_ASYNC_EN (1<<24)#define LINK_CONTROL_RX_ASYNC_EN (1<<23)#define LINK_CONTROL_RESET_TX (1<<21)#define LINK_CONTROL_RESET_RX (1<<20)#define LINK_CONTROL_CYCMASTER (1<<11)#define LINK_CONTROL_CYCSOURCE (1<<10)#define LINK_CONTROL_CYCTIMEREN (1<<9)#define LINK_CONTROL_RCV_CMP_VALID (1<<7)#define LINK_CONTROL_SNOOP_ENABLE (1<<6)#define CYCLE_TIMER 0xf08#define LINK_PHY 0xf0c#define LINK_PHY_READ (1<<31)#define LINK_PHY_WRITE (1<<30)#define LINK_PHY_ADDR(addr) (addr<<24)#define LINK_PHY_WDATA(data) (data<<16)#define LINK_PHY_RADDR(addr) (addr<<8)#define LINK_INT_STATUS 0xf14#define LINK_INT_ENABLE 0xf18/* status and enable have identical bit numbers */#define LINK_INT_LINK_INT (1<<31)#define LINK_INT_PHY_TIMEOUT (1<<30)#define LINK_INT_PHY_REG_RCVD (1<<29)#define LINK_INT_PHY_BUSRESET (1<<28)#define LINK_INT_TX_RDY (1<<26)#define LINK_INT_RX_DATA_RDY (1<<25)#define LINK_INT_ISO_STUCK (1<<20)#define LINK_INT_ASYNC_STUCK (1<<19)#define LINK_INT_SENT_REJECT (1<<17)#define LINK_INT_HDR_ERR (1<<16)#define LINK_INT_TX_INVALID_TC (1<<15)#define LINK_INT_CYC_SECOND (1<<11)#define LINK_INT_CYC_START (1<<10)#define LINK_INT_CYC_DONE (1<<9)#define LINK_INT_CYC_PENDING (1<<8)#define LINK_INT_CYC_LOST (1<<7)#define LINK_INT_CYC_ARB_FAILED (1<<6)#define LINK_INT_GRF_OVERFLOW (1<<5)#define LINK_INT_ITF_UNDERFLOW (1<<4)#define LINK_INT_ATF_UNDERFLOW (1<<3)#define LINK_INT_ISOARB_FAILED (1<<0)/* PHY specifics */#define PHY_VENDORID_TI 0x800028#define PHY_PRODUCTID_TSB41LV03 0x000000/* this is the physical layout of a PCL, its size is 128 bytes */struct ti_pcl { u32 next; u32 async_error_next; u32 user_data; u32 pcl_status; u32 remaining_transfer_count; u32 next_data_buffer; struct { u32 control; u32 pointer; } buffer[13] __attribute__ ((packed));} __attribute__ ((packed));#include <linux/stddef.h>#define pcloffs(MEMBER) (offsetof(struct ti_pcl, MEMBER))static inline void put_pcl(const struct ti_lynx *lynx, pcl_t pclid, const struct ti_pcl *pcl){ memcpy_le32((u32 *)(lynx->pcl_mem + pclid * sizeof(struct ti_pcl)), (u32 *)pcl, sizeof(struct ti_pcl));}static inline void get_pcl(const struct ti_lynx *lynx, pcl_t pclid, struct ti_pcl *pcl){ memcpy_le32((u32 *)pcl, (u32 *)(lynx->pcl_mem + pclid * sizeof(struct ti_pcl)), sizeof(struct ti_pcl));}static inline u32 pcl_bus(const struct ti_lynx *lynx, pcl_t pclid){ return lynx->pcl_mem_dma + pclid * sizeof(struct ti_pcl);}#if defined (__BIG_ENDIAN)typedef struct ti_pcl pcltmp_t;static inline struct ti_pcl *edit_pcl(const struct ti_lynx *lynx, pcl_t pclid, pcltmp_t *tmp){ get_pcl(lynx, pclid, tmp); return tmp;}static inline void commit_pcl(const struct ti_lynx *lynx, pcl_t pclid, pcltmp_t *tmp){ put_pcl(lynx, pclid, tmp);}#elsetypedef int pcltmp_t; /* just a dummy */static inline struct ti_pcl *edit_pcl(const struct ti_lynx *lynx, pcl_t pclid, pcltmp_t *tmp){ return lynx->pcl_mem + pclid * sizeof(struct ti_pcl);}static inline void commit_pcl(const struct ti_lynx *lynx, pcl_t pclid, pcltmp_t *tmp){}#endifstatic inline void run_sub_pcl(const struct ti_lynx *lynx, pcl_t pclid, int idx, int dmachan){ reg_write(lynx, DMA0_CURRENT_PCL + dmachan * 0x20, pcl_bus(lynx, pclid) + idx * 4); reg_write(lynx, DMA0_CHAN_CTRL + dmachan * 0x20, DMA_CHAN_CTRL_ENABLE | DMA_CHAN_CTRL_LINK);}static inline void run_pcl(const struct ti_lynx *lynx, pcl_t pclid, int dmachan){ run_sub_pcl(lynx, pclid, 0, dmachan);}#define PCL_NEXT_INVALID (1<<0)/* transfer commands */#define PCL_CMD_RCV (0x1<<24)#define PCL_CMD_RCV_AND_UPDATE (0xa<<24)#define PCL_CMD_XMT (0x2<<24)#define PCL_CMD_UNFXMT (0xc<<24)#define PCL_CMD_PCI_TO_LBUS (0x8<<24)#define PCL_CMD_LBUS_TO_PCI (0x9<<24)/* aux commands */#define PCL_CMD_NOP (0x0<<24)#define PCL_CMD_LOAD (0x3<<24)#define PCL_CMD_STOREQ (0x4<<24)#define PCL_CMD_STORED (0xb<<24)#define PCL_CMD_STORE0 (0x5<<24)#define PCL_CMD_STORE1 (0x6<<24)#define PCL_CMD_COMPARE (0xe<<24)#define PCL_CMD_SWAP_COMPARE (0xf<<24)#define PCL_CMD_ADD (0xd<<24)#define PCL_CMD_BRANCH (0x7<<24)/* BRANCH condition codes */#define PCL_COND_DMARDY_SET (0x1<<20)#define PCL_COND_DMARDY_CLEAR (0x2<<20)#define PCL_GEN_INTR (1<<19)#define PCL_LAST_BUFF (1<<18)#define PCL_LAST_CMD (PCL_LAST_BUFF)#define PCL_WAITSTAT (1<<17)#define PCL_BIGENDIAN (1<<16)#define PCL_ISOMODE (1<<12)#endif
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -