📄 ok.map.rpt
字号:
Analysis & Synthesis report for ok
Thu Jan 31 14:26:40 2002
Version 4.1 Build 181 06/29/2004 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Analysis & Synthesis Summary
3. Analysis & Synthesis Settings
4. Hierarchy
5. Analysis & Synthesis Resource Utilization by Entity
6. Analysis & Synthesis Equations
7. Analysis & Synthesis Source Files Read
8. Analysis & Synthesis Resource Usage Summary
9. Analysis & Synthesis Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2004 Altera Corporation
Any megafunction design, and related netlist (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only
to program PLD devices (but not masked PLD devices) from Altera. Any
other use of such megafunction design, netlist, support information,
device programming or simulation file, or any other related documentation
or information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to the
intellectual property, including patents, copyrights, trademarks, trade
secrets, or maskworks, embodied in any such megafunction design, netlist,
support information, device programming or simulation file, or any other
related documentation or information provided by Altera or a megafunction
partner, remains with Altera, the megafunction partner, or their respective
licensors. No other licenses, including any licenses needed under any third
party's intellectual property, are provided herein.
+------------------------------------------------------------------------+
; Analysis & Synthesis Summary ;
+-----------------------------+------------------------------------------+
; Analysis & Synthesis Status ; Successful - Thu Jan 31 14:26:40 2002 ;
; Quartus II Version ; 4.1 Build 181 06/29/2004 SJ Full Version ;
; Revision Name ; ok ;
; Top-level Entity Name ; ok ;
; Family ; MAX7000S ;
; Total macrocells ; 93 ;
; Total pins ; 32 ;
+-----------------------------+------------------------------------------+
+--------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Settings ;
+----------------------------------------------------------------------+-----------------+---------------+
; Option ; Setting ; Default Value ;
+----------------------------------------------------------------------+-----------------+---------------+
; Device ; EPM7128SLC84-15 ; ;
; Family name ; MAX7000S ; Stratix ;
; Create Debugging Nodes for IP Cores ; off ; off ;
; Disk space/compilation speed tradeoff ; Normal ; Normal ;
; Preserve fewer node names ; On ; On ;
; Disable OpenCore Plus hardware evaluation ; Off ; Off ;
; Verilog Version ; Verilog_2001 ; Verilog_2001 ;
; VHDL Version ; VHDL93 ; VHDL93 ;
; Top-level entity name ; ok ; ok ;
; State Machine Processing ; Auto ; Auto ;
; NOT Gate Push-Back ; On ; On ;
; Power-Up Don't Care ; On ; On ;
; Remove Redundant Logic Cells ; Off ; Off ;
; Remove Duplicate Registers ; On ; On ;
; Ignore CARRY Buffers ; Off ; Off ;
; Ignore CASCADE Buffers ; Off ; Off ;
; Ignore GLOBAL Buffers ; Off ; Off ;
; Ignore ROW GLOBAL Buffers ; Off ; Off ;
; Ignore LCELL Buffers -- MAX 7000B/7000AE/3000A/7000S/7000A ; Auto ; Auto ;
; Ignore SOFT Buffers -- MAX 7000B/7000AE/3000A/7000S/7000A ; Off ; Off ;
; Limit AHDL Integers to 32 Bits ; Off ; Off ;
; Optimization Technique -- MAX 7000B/7000AE/3000A/7000S/7000A ; Speed ; Speed ;
; Allow XOR Gate Usage ; On ; On ;
; Auto Logic Cell Insertion ; On ; On ;
; Parallel Expander Chain Length -- MAX 7000B/7000AE/3000A/7000S/7000A ; 4 ; 4 ;
; Auto Parallel Expanders ; On ; On ;
; Auto Open-Drain Pins ; On ; On ;
; Remove Duplicate Logic ; On ; On ;
; Auto Resource Sharing ; Off ; Off ;
; Maximum Fan-in Per Macrocell -- MAX 7000B/7000AE/3000A/7000S/7000A ; 100 ; 100 ;
+----------------------------------------------------------------------+-----------------+---------------+
+-----------+
; Hierarchy ;
+-----------+
ok
|-- kongzhi:a1
|-- display:a2
|-- lpm_counter:count2_rtl_0
+----------------------------------------------------------------------------------+
; Analysis & Synthesis Resource Utilization by Entity ;
+-------------------------------+------------+------+------------------------------+
; Compilation Hierarchy Node ; Macrocells ; Pins ; Full Hierarchy Name ;
+-------------------------------+------------+------+------------------------------+
; |ok ; 93 ; 32 ; |ok ;
; |display:a2| ; 20 ; 0 ; |ok|display:a2 ;
; |kongzhi:a1| ; 10 ; 0 ; |ok|kongzhi:a1 ;
; |lpm_counter:count2_rtl_0| ; 13 ; 0 ; |ok|lpm_counter:count2_rtl_0 ;
+-------------------------------+------------+------+------------------------------+
+--------------------------------+
; Analysis & Synthesis Equations ;
+--------------------------------+
The equations can be found in D:/0510719/ok/ok.map.eqn.
+--------------------------------------------------------------------------------+
; Analysis & Synthesis Source Files Read ;
+--------------------------------------------------------------+-----------------+
; File Name ; Used in Netlist ;
+--------------------------------------------------------------+-----------------+
; ok.vhd ; yes ;
; display.vhd ; yes ;
; kongzhi.vhd ; yes ;
; c:/altera/quartus41/libraries/megafunctions/lpm_counter.tdf ; yes ;
; c:/altera/quartus41/libraries/megafunctions/lpm_constant.inc ; yes ;
+--------------------------------------------------------------+-----------------+
+---------------------------------------------+
; Analysis & Synthesis Resource Usage Summary ;
+----------------------+----------------------+
; Resource ; Usage ;
+----------------------+----------------------+
; Logic cells ; 93 ;
; Total registers ; 23 ;
; I/O pins ; 32 ;
; Shareable expanders ; 26 ;
; Parallel expanders ; 40 ;
; Maximum fan-out node ; a[2] ;
; Maximum fan-out ; 57 ;
; Total fan-out ; 906 ;
; Average fan-out ; 6.00 ;
+----------------------+----------------------+
+-------------------------------+
; Analysis & Synthesis Messages ;
+-------------------------------+
Info: *******************************************************************
Info: Running Quartus II Analysis & Synthesis
Info: Version 4.1 Build 181 06/29/2004 SJ Full Version
Info: Processing started: Thu Jan 31 14:26:27 2002
Info: Command: quartus_map --import_settings_files=on --export_settings_files=off ok -c ok
Info: Found 2 design units, including 1 entities, in source file ok.vhd
Info: Found design unit 1: ok-vhdl
Info: Found entity 1: ok
Info: Found 2 design units, including 1 entities, in source file display.vhd
Info: Found design unit 1: display-dd
Info: Found entity 1: display
Info: Found 2 design units, including 1 entities, in source file kongzhi.vhd
Info: Found design unit 1: kongzhi-kk
Info: Found entity 1: kongzhi
Info: Inferred 1 megafunctions from design logic
Info: Inferred lpm_counter megafunction (LPM_WIDTH=4) from the following logic: count2[0]~12
Info: Found 1 design units, including 1 entities, in source file c:/altera/quartus41/libraries/megafunctions/lpm_counter.tdf
Info: Found entity 1: lpm_counter
Info: Registers with preset signals will power-up high
Info: Duplicate registers merged to single register
Info: Duplicate register b2_temp[3] merged to single register b1_temp[3], power-up level changed
Info: Duplicate register b2_temp[2] merged to single register b1_temp[2], power-up level changed
Info: Duplicate register b2_temp[1] merged to single register b1_temp[1], power-up level changed
Info: Duplicate register b2_temp[0] merged to single register b1_temp[0], power-up level changed
Info: Promoted pin-driven signal(s) to global signal
Info: Promoted clock signal driven by pin clk to global clock signal
Warning: Design contains 4 input pin(s) that do not drive logic
Warning: No output dependent on input pin level[3]
Warning: No output dependent on input pin level[2]
Warning: No output dependent on input pin level[1]
Warning: No output dependent on input pin level[0]
Info: Implemented 151 device resources after synthesis - the final resource count might be different
Info: Implemented 11 input pins
Info: Implemented 21 output pins
Info: Implemented 93 macrocells
Info: Implemented 26 shareable expanders
Info: Quartus II Analysis & Synthesis was successful. 0 errors, 5 warnings
Info: Processing ended: Thu Jan 31 14:26:40 2002
Info: Elapsed time: 00:00:12
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -