⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 output.prd

📁 TQ公司的STK16x开发系统的源码
💻 PRD
📖 第 1 页 / 共 4 页
字号:
 +- Block IO Pin
 |  Device Pin No.--------+
 |    Pin Fixed(*)----+   |
 |       Sig Type--+  |   |     |
 |     Signal Name |  |   |     |  Node Destinations Via Output Matrix
_|_________________|__|___|_____|___________________________________________
 0|         p2_7_|OUT|*|  3| => |   0    1    2    3    4  ( 5)   6    7 
 1|         p2_6_|OUT|*|  2| => |   2    3    4    5    6    7    8  ( 9)
 2|         p2_5_|OUT|*|  1| => |   4    5  ( 6)   7    8    9   10   11 
 3|         p2_4_|OUT|*| 48| => |   6    7  ( 8)   9   10   11   12   13 
 4|         p2_3_|OUT|*| 47| => |   8    9   10   11  (12)  13   14   15 
 5|         p2_2_|OUT|*| 46| => |  10   11   12   13   14   15  ( 0)   1 
 6|         p2_1_|OUT|*| 45| => |  12   13   14   15    0  ( 1)   2    3 
 7|         p2_0_|OUT|*| 44| => |  14   15    0    1    2    3  ( 4)   5 
---------------------------------------------------------------------------
===========================================================================
	< Block [ 0] >	IO/Node and IO/Input Macrocell Pairing Table
===========================================================================
 +- Block IO Pin
 |  Device Pin No.--------+
 |    Pin Fixed(*)----+   |
 |       Sig Type--+  |   |     |
 |     Signal Name |  |   |     |  Input Macrocell and Node Pairs
_|_________________|__|___|_____|__________________________________________
 0|         p2_7_|OUT|*|  3| => | Input macrocell   [             -]
 1|         p2_6_|OUT|*|  2| => | Input macrocell   [             -]
 2|         p2_5_|OUT|*|  1| => | Input macrocell   [             -]
 3|         p2_4_|OUT|*| 48| => | Input macrocell   [             -]
 4|         p2_3_|OUT|*| 47| => | Input macrocell   [             -]
 5|         p2_2_|OUT|*| 46| => | Input macrocell   [             -]
 6|         p2_1_|OUT|*| 45| => | Input macrocell   [             -]
 7|         p2_0_|OUT|*| 44| => | Input macrocell   [             -]
---------------------------------------------------------------------------
===========================================================================
	< Block [ 0] >	Input Multiplexer (IMX) Assignments
===========================================================================
           +----- IO pin/Input Register, or Macrocell
IMX No.    |    +---- Block IO Pin or Macrocell Number
   |       |    |  ABEL Node/      +-- Signal using the Pin or Macrocell
   |       |    |  Pin Number      |      +- Signal Fixed (*) to Pin/Mcell
   |       |    |   |  Sig Type    |      | +- Feedback Required (*)
---|-------|----|---|---|----------|------|-|------------------------------
   0	[IOpin  0 |  3|OUT          p2_7_|*| ]
	[RegIn  0 | 50|                 -| | ]
	[MCell  0 | 49|OUT          p2_2_| | ]
	[MCell  1 | 51|OUT          p2_1_| | ]

   1	[IOpin  1 |  2|OUT          p2_6_|*| ]
	[RegIn  1 | 53|                 -| | ]
	[MCell  2 | 52|NOD      data_p8_6| |*]
	[MCell  3 | 54|                 -| | ]

   2	[IOpin  2 |  1|OUT          p2_5_|*| ]
	[RegIn  2 | 56|                 -| | ]
	[MCell  4 | 55|OUT          p2_0_| | ]
	[MCell  5 | 57|OUT          p2_7_| | ]

   3	[IOpin  3 | 48|OUT          p2_4_|*| ]
	[RegIn  3 | 59|                 -| | ]
	[MCell  6 | 58|OUT          p2_5_| | ]
	[MCell  7 | 60|                 -| | ]

   4	[IOpin  4 | 47|OUT          p2_3_|*| ]
	[RegIn  4 | 62|                 -| | ]
	[MCell  8 | 61|OUT          p2_4_| | ]
	[MCell  9 | 63|OUT          p2_6_| | ]

   5	[IOpin  5 | 46|OUT          p2_2_|*| ]
	[RegIn  5 | 65|                 -| | ]
	[MCell 10 | 64|NOD      data_p2_7| |*]
	[MCell 11 | 66|                 -| | ]

   6	[IOpin  6 | 45|OUT          p2_1_|*| ]
	[RegIn  6 | 68|                 -| | ]
	[MCell 12 | 67|OUT          p2_3_| | ]
	[MCell 13 | 69|NOD      data_p8_7| |*]

   7	[IOpin  7 | 44|OUT          p2_0_|*| ]
	[RegIn  7 | 71|                 -| | ]
	[MCell 14 | 70|                 -| | ]
	[MCell 15 | 72|                 -| | ]
---------------------------------------------------------------------------
===========================================================================
	< Block [ 0] >	Logic Array Fan-in
===========================================================================
  +- Central Switch Matrix No.
  |   Src (ABEL Node/Pin#)   Signal
--|--|--------------------|---------------------------------------------------
Mux00|          ...       |      ...
Mux01|  Mcel  2  4  ( 103)|   data_p2_5
Mux02|  Mcel  2  8  ( 109)|   data_p2_4
Mux03|  Mcel  3 13  ( 141)|   N_106_iZ0
Mux04|  Mcel  3  6  ( 130)|   data_p8_6_0
Mux05|  Mcel  1 13  (  93)|   data_p2_2
Mux06|  Input Pin   (  29)|   reset
Mux07|  Mcel  0 10  (  64)|   data_p2_7
Mux08|          ...       |      ...
Mux09|          ...       |      ...
Mux10|  Mcel  2  0  (  97)|   data_p2_6
Mux11|          ...       |      ...
Mux12|  Mcel  2  1  (  99)|   data_p2_1
Mux13|          ...       |      ...
Mux14|          ...       |      ...
Mux15|          ...       |      ...
Mux16| IOPin  3  6  (  39)|   data_6_
Mux17| IOPin  3  7  (  40)|   data_7_
Mux18|          ...       |      ...
Mux19|  Mcel  2  5  ( 105)|   data_p2_0
Mux20|          ...       |      ...
Mux21|          ...       |      ...
Mux22|          ...       |      ...
Mux23|          ...       |      ...
Mux24|          ...       |      ...
Mux25|          ...       |      ...
Mux26|          ...       |      ...
Mux27|  Mcel  2 12  ( 115)|   data_p2_3
Mux28|          ...       |      ...
Mux29|          ...       |      ...
Mux30|          ...       |      ...
Mux31|          ...       |      ...
Mux32|          ...       |      ...
---------------------------------------------------------------------------
===========================================================================
	< Block [ 1] >	Macrocell (MCell) Cluster Assignments
===========================================================================
 + Macrocell Number
 | PT Requirements------ Logic  XOR+  +--- Macrocell PT Cluster Size
 |      Sync/Async-------+   |     |  |    Cluster to Mcell Assignment
 |   Node Fixed(*)----+  |   |     |  |      |   +- XOR PT Size
 |        Sig Type-+  |  |   |     |  |      |   |  XOR to Mcell Assignment
 |  Signal Name    |  |  |   |     |  |      |   |          |
_|_________________|__|__|___|_____|__|______|___|__________|______________
 0|         p8_7_|OUT| | S | 1      | 4 free   | 1 XOR to [ 0] for 1 PT sig
 1|         p7_0_|OUT| | S | 1      | 4 free   | 1 XOR to [ 1] for 1 PT sig
 2|     N_108_iZ0|NOD| | S | 2      | 4 to [ 2]| 1 XOR free
 3|              | ? | | S |        | 4 free   | 1 XOR free
 4|         p7_2_|OUT| | S | 1      | 4 free   | 1 XOR to [ 4] for 1 PT sig
 5|         p7_1_|OUT| | S | 1      | 4 free   | 1 XOR to [ 5] for 1 PT sig
 6|un1_un1_data_p821|NOD| | A | 2      | 2 to [ 6]| 1 XOR free
 7|              | ? | | S |        | 4 free   | 1 XOR free
 8|         p8_6_|OUT| | S | 1      | 4 free   | 1 XOR to [ 8] for 1 PT sig
 9|Port_sel_un109_data_iZ0|NOD| | S | 2      | 4 to [ 9]| 1 XOR free
10|              | ? | | S |        | 4 free   | 1 XOR free
11|              | ? | | S |        | 4 free   | 1 XOR free
12|         p7_3_|OUT| | S | 1      | 4 free   | 1 XOR to [12] for 1 PT sig
13|     data_p2_2|NOD| | A | 1      | 2 free   | 1 XOR to [13] for 1 PT sig
14|              | ? | | S |        | 4 free   | 1 XOR free
15|              | ? | | S |        | 4 free   | 1 XOR free
---------------------------------------------------------------------------
===========================================================================
	< Block [ 1] >	Maximum PT Capacity
===========================================================================
 + Macrocell Number
 | PT Requirements------ Logic  XOR+
 |      Sync/Async-------+   |     |
 |   Node Fixed(*)----+  |   |     |
 |        Sig Type-+  |  |   |     |
 |  Signal Name    |  |  |   |     |     Maximum PT Capacity
_|_________________|__|__|___|_____|_______________________________________
 0|         p8_7_|OUT| | S | 1      |=> can support up to [  9] logic PT(s)
 1|         p7_0_|OUT| | S | 1      |=> can support up to [ 14] logic PT(s)
 2|     N_108_iZ0|NOD| | S | 2      |=> can support up to [ 18] logic PT(s)
 3|              | ? | | S |        |=> can support up to [ 13] logic PT(s)
 4|         p7_2_|OUT| | S | 1      |=> can support up to [ 14] logic PT(s)
 5|         p7_1_|OUT| | S | 1      |=> can support up to [ 14] logic PT(s)
 6|un1_un1_data_p821|NOD| | A | 2      |=> can support up to [ 16] logic PT(s)
 7|              | ? | | S |        |=> can support up to [  9] logic PT(s)
 8|         p8_6_|OUT| | S | 1      |=> can support up to [ 15] logic PT(s)
 9|Port_sel_un109_data_iZ0|NOD| | S | 2      |=> can support up to [ 19] logic PT(s)
10|              | ? | | S |        |=> can support up to [ 14] logic PT(s)
11|              | ? | | S |        |=> can support up to [ 16] logic PT(s)
12|         p7_3_|OUT| | S | 1      |=> can support up to [ 17] logic PT(s)
13|     data_p2_2|NOD| | A | 1      |=> can support up to [ 17] logic PT(s)
14|              | ? | | S |        |=> can support up to [ 12] logic PT(s)
15|              | ? | | S |        |=> can support up to [ 10] logic PT(s)
---------------------------------------------------------------------------
===========================================================================
	< Block [ 1] >	Node-Pin Assignments
===========================================================================
 + Macrocell Number
 | Node Fixed(*)------+
 |      Sig Type---+  |  to | Block [ 1] IO Pin  |   Device Pin
 |  Signal Name    |  | pin |      Numbers       |     Numbers
_|_________________|__|_____|____________________|________________________
 0|         p8_7_|OUT| | => |(  5)   6    7    0 |( 14)  15   16    9 
 1|         p7_0_|OUT| | => |   5    6    7 (  0)|  14   15   16 (  9)
 2|     N_108_iZ0|NOD| | => |   6    7    0    1 |  15   16    9   10 
 3|              |   | | => |   6    7    0    1 |  15   16    9   10 
 4|         p7_2_|OUT| | => |   7    0    1 (  2)|  16    9   10 ( 11)
 5|         p7_1_|OUT| | => |   7    0 (  1)   2 |  16    9 ( 10)  11 
 6|un1_un1_data_p821|NOD| | => |   0    1    2    3 |   9   10   11   12 
 7|              |   | | => |   0    1    2    3 |   9   10   11   12 
 8|         p8_6_|OUT| | => |   1    2    3 (  4)|  10   11   12 ( 13)
 9|Port_sel_un109_data_iZ0|NOD| | => |   1    2    3    4 |  10   11   12   13 
10|              |   | | => |   2    3    4    5 |  11   12   13   14 
11|              |   | | => |   2    3    4    5 |  11   12   13   14 
12|         p7_3_|OUT| | => |(  3)   4    5    6 |( 12)  13   14   15 
13|     data_p2_2|NOD| | => |   3    4    5    6 |  12   13   14   15 
14|              |   | | => |   4    5    6    7 |  13   14   15   16 
15|              |   | | => |   4    5    6    7 |  13   14   15   16 
---------------------------------------------------------------------------
===========================================================================
	< Block [ 1] >	IO-to-Node Pin Mapping
===========================================================================
 +- Block IO Pin
 |  Device Pin No.--------+
 |    Pin Fixed(*)----+   |
 |       Sig Type--+  |   |     |
 |     Signal Name |  |   |     |  Node Destinations Via Output Matrix
_|_________________|__|___|_____|___________________________________________
 0|         p7_0_|OUT|*|  9| => |   0  ( 1)   2    3    4    5    6    7 
 1|         p7_1_|OUT|*| 10| => |   2    3    4  ( 5)   6    7    8    9 
 2|         p7_2_|OUT|*| 11| => | ( 4)   5    6    7    8    9   10   11 
 3|         p7_3_|OUT|*| 12| => |   6    7    8    9   10   11  (12)  13 
 4|         p8_6_|OUT|*| 13| => | ( 8)   9   10   11   12   13   14   15 
 5|         p8_7_|OUT|*| 14| => |  10   11   12   13   14   15  ( 0)   1 
 6|              |   | | 15| => |  12   13   14   15    0    1    2    3 
 7|            cs|INP|*| 16| => |  14   15    0    1    2    3    4    5 
---------------------------------------------------------------------------
===========================================================================
	< Block [ 1] >	IO/Node and IO/Input Macrocell Pairing Table
===========================================================================
 +- Block IO Pin
 |  Device Pin No.--------+
 |    Pin Fixed(*)----+   |
 |       Sig Type--+  |   |     |
 |     Signal Name |  |   |     |  Input Macrocell and Node Pairs
_|_________________|__|___|_____|__________________________________________
 0|         p7_0_|OUT|*|  9| => | Input macrocell   [             -]
 1|         p7_1_|OUT|*| 10| => | Input macrocell   [             -]
 2|         p7_2_|OUT|*| 11| => | Input macrocell   [             -]
 3|         p7_3_|OUT|*| 12| => | Input macrocell   [             -]
 4|         p8_6_|OUT|*| 13| => | Input macrocell   [             -]
 5|         p8_7_|OUT|*| 14| => | Input macrocell   [             -]
 6|              |   | | 15| => | Input macrocell   [             -]
 7|            cs|INP|*| 16| => | Input macrocell   [             -]
---------------------------------------------------------------------------
===========================================================================
	< Block [ 1] >	Input Multiplexer (IMX) Assignments
===========================================================================
           +----- IO pin/Input Register, or Macrocell
IMX No.    |    +---- Block IO Pin or Macrocell Number
   |       |    |  ABEL Node/      +-- Signal using the Pin or Macrocell
   |       |    |  Pin Number      |      +- Signal Fixed (*) to Pin/Mcell
   |       |    |   |  Sig Type    |      | +- Feedback Required (*)

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -