📄 uart_clk.map.qmsg
字号:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" { } { } 3 0 "*******************************************************************" 0 0}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Analysis & Synthesis Quartus II " "Info: Running Quartus II Analysis & Synthesis" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 5.1 Build 176 10/26/2005 SJ Full Version " "Info: Version 5.1 Build 176 10/26/2005 SJ Full Version" { } { } 0 0 "%1!s!" 0 0} { "Info" "IQEXE_START_BANNER_TIME" "Mon Dec 11 19:41:41 2006 " "Info: Processing started: Mon Dec 11 19:41:41 2006" { } { } 0 0 "Processing started: %1!s!" 0 0} } { } 4 0 "Running %2!s! %1!s!" 0 0}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_map --read_settings_files=on --write_settings_files=off uart_clk -c uart_clk " "Info: Command: quartus_map --read_settings_files=on --write_settings_files=off uart_clk -c uart_clk" { } { } 0 0 "Command: %1!s!" 0 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "uart_clk.v 3 3 " "Info: Found 3 design units, including 3 entities, in source file uart_clk.v" { { "Info" "ISGN_ENTITY_NAME" "1 uart_clk " "Info: Found entity 1: uart_clk" { } { { "uart_clk.v" "" { Text "F:/verilog/uart/uart_clk.v" 1 -1 0 } } } 0 0 "Found entity %1!d!: %2!s!" 0 0} { "Info" "ISGN_ENTITY_NAME" "2 divide_by_13 " "Info: Found entity 2: divide_by_13" { } { { "uart_clk.v" "" { Text "F:/verilog/uart/uart_clk.v" 17 -1 0 } } } 0 0 "Found entity %1!d!: %2!s!" 0 0} { "Info" "ISGN_ENTITY_NAME" "3 divide_by_256 " "Info: Found entity 3: divide_by_256" { } { { "uart_clk.v" "" { Text "F:/verilog/uart/uart_clk.v" 29 -1 0 } } } 0 0 "Found entity %1!d!: %2!s!" 0 0} } { } 0 0 "Found %2!d! design units, including %3!d! entities, in source file %1!s!" 0 0}
{ "Info" "ISGN_START_ELABORATION_TOP" "uart_clk " "Info: Elaborating entity \"uart_clk\" for the top level hierarchy" { } { } 0 0 "Elaborating entity \"%1!s!\" for the top level hierarchy" 0 0}
{ "Info" "IVRFX_VRFC_OBJECT_DECLARED_NOT_USED" "temp uart_clk.v(9) " "Info (10035): Verilog HDL or VHDL information at uart_clk.v(9): object \"temp\" declared but not used" { } { { "uart_clk.v" "" { Text "F:/verilog/uart/uart_clk.v" 9 0 0 } } } 0 10035 "Verilog HDL or VHDL information at %2!s!: object \"%1!s!\" declared but not used" 0 0}
{ "Info" "IVRFX_VRFC_OBJECT_DECLARED_NOT_USED" "temp0 uart_clk.v(10) " "Info (10035): Verilog HDL or VHDL information at uart_clk.v(10): object \"temp0\" declared but not used" { } { { "uart_clk.v" "" { Text "F:/verilog/uart/uart_clk.v" 10 0 0 } } } 0 10035 "Verilog HDL or VHDL information at %2!s!: object \"%1!s!\" declared but not used" 0 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "divide_by_13 divide_by_13:divide_13 " "Info: Elaborating entity \"divide_by_13\" for hierarchy \"divide_by_13:divide_13\"" { } { { "uart_clk.v" "divide_13" { Text "F:/verilog/uart/uart_clk.v" 13 -1 0 } } } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "divide_by_256 divide_by_256:divide_256 " "Info: Elaborating entity \"divide_by_256\" for hierarchy \"divide_by_256:divide_256\"" { } { { "uart_clk.v" "divide_256" { Text "F:/verilog/uart/uart_clk.v" 14 -1 0 } } } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0}
{ "Info" "ISCL_SCL_TM_SUMMARY" "27 " "Info: Implemented 27 device resources after synthesis - the final resource count might be different" { { "Info" "ISCL_SCL_TM_IPINS" "5 " "Info: Implemented 5 input pins" { } { } 0 0 "Implemented %1!d! input pins" 0 0} { "Info" "ISCL_SCL_TM_OPINS" "2 " "Info: Implemented 2 output pins" { } { } 0 0 "Implemented %1!d! output pins" 0 0} { "Info" "ISCL_SCL_TM_LCELLS" "20 " "Info: Implemented 20 logic cells" { } { } 0 0 "Implemented %1!d! logic cells" 0 0} } { } 0 0 "Implemented %1!d! device resources after synthesis - the final resource count might be different" 0 0}
{ "Info" "IQEXE_ERROR_COUNT" "Analysis & Synthesis 0 s 0 s Quartus II " "Info: Quartus II Analysis & Synthesis was successful. 0 errors, 0 warnings" { { "Info" "IQEXE_END_BANNER_TIME" "Mon Dec 11 19:41:45 2006 " "Info: Processing ended: Mon Dec 11 19:41:45 2006" { } { } 0 0 "Processing ended: %1!s!" 0 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:05 " "Info: Elapsed time: 00:00:05" { } { } 0 0 "Elapsed time: %1!s!" 0 0} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0}
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -