📄 usrt_receive.fit.rpt
字号:
; 2 ; 3 ; 80 ; 0 / 80 ( 0 % ) ; 0 / 160 ( 0 % ) ;
; 2 ; 4 ; 80 ; 0 / 80 ( 0 % ) ; 0 / 160 ( 0 % ) ;
; 2 ; 5 ; 80 ; 0 / 80 ( 0 % ) ; 0 / 160 ( 0 % ) ;
; 2 ; 6 ; 80 ; 0 / 80 ( 0 % ) ; 0 / 160 ( 0 % ) ;
; 2 ; 7 ; 80 ; 0 / 80 ( 0 % ) ; 1 / 160 ( < 1 % ) ;
; 2 ; 8 ; 80 ; 0 / 80 ( 0 % ) ; 1 / 160 ( < 1 % ) ;
; 2 ; 9 ; 80 ; 0 / 80 ( 0 % ) ; 1 / 160 ( < 1 % ) ;
; 2 ; 10 ; 80 ; 0 / 80 ( 0 % ) ; 0 / 160 ( 0 % ) ;
; 2 ; 11 ; 80 ; 0 / 80 ( 0 % ) ; 1 / 160 ( < 1 % ) ;
; Total ; ; 1760 ; 0 / 1760 ( 0 % ) ; 10 / 3520 ( < 1 % ) ;
+--------------+------+------------------------+-------------------+------------------------+
+-----------------------------------------------------------------------------+
; ESB Column Interconnect ;
+-------+------------------------+-------------------+------------------------+
; Col. ; Interconnect Available ; Interconnect Used ; Half Interconnect Used ;
+-------+------------------------+-------------------+------------------------+
; 0 ; 128 ; 0 / 128 ( 0 % ) ; 0 / 256 ( 0 % ) ;
; 1 ; 128 ; 0 / 128 ( 0 % ) ; 0 / 256 ( 0 % ) ;
; Total ; 256 ; 0 / 256 ( 0 % ) ; 0 / 512 ( 0 % ) ;
+-------+------------------------+-------------------+------------------------+
+--------------------------------------------------------+
; Fitter Resource Usage Summary ;
+-----------------------------------+--------------------+
; Resource ; Usage ;
+-----------------------------------+--------------------+
; Registers ; 27 / 1,200 ( 2 % ) ;
; Logic elements in carry chains ; 8 ;
; User inserted logic elements ; 0 ;
; Virtual pins ; 0 ;
; I/O pins ; 37 / 92 ( 40 % ) ;
; -- Clock pins ; 4 / 4 ( 100 % ) ;
; -- Dedicated input pins ; 4 / 4 ( 100 % ) ;
; Global signals ; 3 ;
; ESBs ; 0 / 12 ( 0 % ) ;
; Macrocells ; 0 / 192 ( 0 % ) ;
; ESB pterm bits used ; 0 / 24,576 ( 0 % ) ;
; ESB CAM bits used ; 0 / 24,576 ( 0 % ) ;
; Total memory bits ; 0 / 24,576 ( 0 % ) ;
; Total RAM block bits ; 0 / 24,576 ( 0 % ) ;
; FastRow interconnects ; 0 / 120 ( 0 % ) ;
; Maximum fan-out node ; clk ;
; Maximum fan-out ; 27 ;
; Highest non-global fan-out signal ; inc_bit_counter~11 ;
; Highest non-global fan-out ; 11 ;
; Total fan-out ; 201 ;
; Average fan-out ; 2.48 ;
+-----------------------------------+--------------------+
+--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Fitter Resource Utilization by Entity ;
+----------------------------+-------------+--------------+-------------+------+--------------+--------------+-------------------+------------------+-----------------+------------+---------------------+
; Compilation Hierarchy Node ; Logic Cells ; LC Registers ; Memory Bits ; Pins ; Virtual Pins ; LUT-Only LCs ; Register-Only LCs ; LUT/Register LCs ; Carry Chain LCs ; Packed LCs ; Full Hierarchy Name ;
+----------------------------+-------------+--------------+-------------+------+--------------+--------------+-------------------+------------------+-----------------+------------+---------------------+
; |usrt_receive ; 44 (44) ; 27 ; 0 ; 37 ; 0 ; 17 (17) ; 19 (19) ; 8 (8) ; 8 (8) ; 0 (0) ; |usrt_receive ;
+----------------------------+-------------+--------------+-------------+------+--------------+--------------+-------------------+------------------+-----------------+------------+---------------------+
Note: For table entries with two numbers listed, the numbers in parentheses indicate the number of resources of the given type used by the specific entity alone. The numbers listed outside of parentheses indicate the total resources of the given type used by the specific entity and all of its sub-entities in the hierarchy.
+---------------------------------------------------------------------------------------------------------------------------+
; Delay Chain Summary ;
+--------------------+----------+-------------+-----------------------+-------------------------+---------------------+-----+
; Name ; Pin Type ; Pad to Core ; Pad to Input Register ; Core to Output Register ; Core to CE Register ; TCO ;
+--------------------+----------+-------------+-----------------------+-------------------------+---------------------+-----+
; serial ; Input ; ON ; OFF ; OFF ; OFF ; OFF ;
; read_not_ready_in ; Input ; ON ; OFF ; OFF ; OFF ; OFF ;
; clk ; Input ; OFF ; OFF ; OFF ; OFF ; OFF ;
; rest ; Input ; OFF ; OFF ; OFF ; OFF ; OFF ;
; read_not_ready_out ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; clr_sample_counter ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; bit_counter[0] ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; bit_counter[1] ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; bit_counter[2] ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; bit_counter[3] ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; sample_counter[0] ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; sample_counter[1] ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; sample_counter[2] ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; sample_counter[3] ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; rcv_shiftreg[0] ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; rcv_shiftreg[1] ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; rcv_shiftreg[2] ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; rcv_shiftreg[3] ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; rcv_shiftreg[4] ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; rcv_shiftreg[5] ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; rcv_shiftreg[6] ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; rcv_shiftreg[7] ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; inc_sample_counter ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; clr_bit_counter ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; date_bus[0] ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; date_bus[1] ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; date_bus[2] ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; date_bus[3] ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; date_bus[4] ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; date_bus[5] ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; date_bus[6] ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; date_bus[7] ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; inc_bit_counter ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; shift ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; load ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; error1 ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
; error2 ; Output ; OFF ; OFF ; OFF ; OFF ; OFF ;
+--------------------+----------+-------------+-----------------------+-------------------------+---------------------+-----+
+------------------------------+
; I/O Bank Usage ;
+----------+-------------------+
; I/O Bank ; Usage ;
+----------+-------------------+
; 1 ; 4 / 15 ( 27 % ) ;
; 2 ; 13 / 13 ( 100 % ) ;
; 3 ; 4 / 11 ( 36 % ) ;
; 4 ; 4 / 12 ( 33 % ) ;
; 5 ; 2 / 14 ( 14 % ) ;
; 6 ; 1 / 12 ( 8 % ) ;
; 7 ; 3 / 6 ( 50 % ) ;
; 8 ; 6 / 9 ( 67 % ) ;
+----------+-------------------+
+--------------+
; Pin-Out File ;
+--------------+
The pin-out file can be found in E:/verilog/uart/usrt_receive.pin.
+-----------------+
; Fitter Messages ;
+-----------------+
Info: *******************************************************************
Info: Running Quartus II Fitter
Info: Version 5.1 Build 176 10/26/2005 SJ Full Version
Info: Processing started: Mon Dec 11 21:46:07 2006
Info: Command: quartus_fit --read_settings_files=off --write_settings_files=off usrt_receive -c usrt_receive
Info: Automatically selected device EP20K30ETC144-1 for design usrt_receive
Info: Timing requirements not specified -- optimizing circuit to achieve the following default global requirements
Info: Assuming a global fmax requirement of 1000 MHz
Info: Not setting a global tsu requirement
Info: Not setting a global tco requirement
Info: Not setting a global tpd requirement
Info: Promoted cell "clk" to global signal automatically
Info: Promoted cell "rest" to global signal automatically
Info: Promoted cell "Select~158" to global signal automatically
Info: Started fitting attempt 1 on Mon Dec 11 2006 at 21:46:13
Warning: Performance of this circuit may degrade because the Fitter Delay Information is not loaded.
Info: Fitter placement preparation operations beginning
Info: Fitter placement preparation operations ending: elapsed time is 00:00:00
Info: Fitter placement operations beginning
Info: Fitter placement was successful
Info: Design requires the following device routing resources:
Info: Overall column FastTrack interconnect = 1%
Info: Overall row FastTrack interconnect = 2%
Info: Maximum column FastTrack interconnect = 1%
Info: Maximum row FastTrack interconnect = 10%
Info: Estimated most critical path is register to register delay of 7.728 ns
Info: 1: + IC(0.000 ns) + CELL(0.161 ns) = 0.161 ns; Loc. = LAB_10_D1; Fanout = 5; REG Node = 'sample_counter[2]~reg0'
Info: 2: + IC(0.246 ns) + CELL(0.890 ns) = 1.297 ns; Loc. = LAB_10_D1; Fanout = 8; COMB Node = 'rtl~0'
Info: 3: + IC(2.406 ns) + CELL(0.890 ns) = 4.593 ns; Loc. = LAB_7_A2; Fanout = 12; COMB Node = 'inc_bit_counter~11'
Info: 4: + IC(0.246 ns) + CELL(1.122 ns) = 5.961 ns; Loc. = LAB_6_A2; Fanout = 2; COMB Node = 'add~126'
Info: 5: + IC(0.000 ns) + CELL(0.115 ns) = 6.076 ns; Loc. = LAB_6_A2; Fanout = 2; COMB Node = 'add~122'
Info: 6: + IC(0.000 ns) + CELL(0.115 ns) = 6.191 ns; Loc. = LAB_6_A2; Fanout = 1; COMB Node = 'add~118'
Info: 7: + IC(0.000 ns) + CELL(0.668 ns) = 6.859 ns; Loc. = LAB_6_A2; Fanout = 1; COMB Node = 'add~112'
Info: 8: + IC(0.246 ns) + CELL(0.623 ns) = 7.728 ns; Loc. = LAB_6_A2; Fanout = 3; REG Node = 'bit_counter[3]~reg0'
Info: Total cell delay = 4.584 ns ( 59.32 % )
Info: Total interconnect delay = 3.144 ns ( 40.68 % )
Info: Fitter placement operations ending: elapsed time is 00:00:01
Info: Fitter routing operations beginning
Info: Fitter routing operations ending: elapsed time is 00:00:01
Info: Quartus II Fitter was successful. 0 errors, 1 warning
Info: Processing ended: Mon Dec 11 21:46:17 2006
Info: Elapsed time: 00:00:11
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -