mydds.xco
来自「包含软件无线电、dds、滤波器设计、数字调制解调等常用无线通信设计的matlab」· XCO 代码 · 共 51 行
XCO
51 行
# BEGIN Project OptionsSET flowvendor = Foundation_iSESET vhdlsim = TrueSET verilogsim = TrueSET workingdirectory = C:\work\ISE\c10SET speedgrade = -12SET simulationfiles = BehavioralSET asysymbol = TrueSET addpads = FalseSET device = xc4vsx35SET implementationfiletype = EdifSET busformat = BusFormatAngleBracketNotRippedSET foundationsym = FalseSET package = ff668SET createndf = FalseSET designentry = VHDLSET devicefamily = virtex4SET formalverification = FalseSET removerpms = False# END Project Options# BEGIN SelectSELECT Direct_Digital_Synthesizer family Xilinx,_Inc. 5.0# END Select# BEGIN ParametersCSET output_frequencies=0.0CSET pipelined=trueCSET create_rpm=falseCSET phase_offset_angles=0.0CSET phase_increment=ProgrammableCSET spurious_free_dynamic_range=96.0CSET memory_type=AutoCSET sclr_pin=falseCSET clock_enable=falseCSET negative_sine=falseCSET outputs_required=SineCSET phase_offset=NoneCSET component_name=myddsCSET rdy_pin=falseCSET channels=1CSET noise_shaping=AutoCSET accumulator_latency=One_CycleCSET frequency_resolution=1CSET negative_cosine=falseCSET channel_pin=falseCSET dds_clock_rate=180.0CSET rfd_pin=falseCSET aclr_pin=false# END ParametersGENERATE
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?