control2.rpt
来自「ProtelDXp 实现计算器功能」· RPT 代码 · 共 1,076 行 · 第 1/4 页
RPT
1,076 行
Project Information e:\cal\control2.rpt
MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 06/27/2007 13:20:16
Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
Untitled
** DEVICE SUMMARY **
Chip/ Input Output Bidir Memory Memory LCs
POF Device Pins Pins Pins Bits % Utilized LCs % Utilized
control2 EP1K100QC208-3 68 16 0 0 0 % 52 1 %
User Pins: 68 16 0
Device-Specific Information: e:\cal\control2.rpt
control2
***** Logic for device 'control2' compiled without errors.
Device: EP1K100QC208-3
ACEX 1K Configuration Scheme: Passive Serial
Device Options:
User-Supplied Start-Up Clock = OFF
Auto-Restart Configuration on Frame Error = OFF
Release Clears Before Tri-States = OFF
Enable Chip_Wide Reset = OFF
Enable Chip-Wide Output Enable = OFF
Enable INIT_DONE Output = OFF
JTAG User Code = 7f
MultiVolt I/O = OFF
R R R R R R R R R R R R R R R R R R R R
E E E E E E E E E E E E E E E E E E E E
V V S S S S S S S S S S S S S S S S S S S S
a a a a m m s C d d s a m m V s a s m d s o C c d c E E V E E E E E E E E m E E V E E E E E E E E
d d d d u u u C i i u d u u C u d u u i u u C o i o R R C R R R R R R R R u R R C R R R R R R R R
d d d d x x b I v v b d x x C b d b x v G b t I n v n G V V C V V V V V V G V V x V V C V V V V V V V V
c b d c d b c N c b c b c a I c c a b a N d a N l d l N E E I E E E E E E N E E c E E I E E E E E E E E
0 2 2 3 1 3 2 T 2 3 3 1 2 2 O 1 2 3 1 1 D 3 1 T 3 0 2 D D D O D D D D D D D D D 1 D D O D D D D D D D D
----------------------------------------------------------------------------------------------------------_
/ 208 206 204 202 200 198 196 194 192 190 188 186 184 182 180 178 176 174 172 170 168 166 164 162 160 158 |_
/ 207 205 203 201 199 197 195 193 191 189 187 185 183 181 179 177 175 173 171 169 167 165 163 161 159 157 |
#TCK | 1 156 | ^DATA0
^CONF_DONE | 2 155 | ^DCLK
^nCEO | 3 154 | ^nCE
#TDO | 4 153 | #TDI
VCCIO | 5 152 | VCCINT
GND | 6 151 | GND
muxa0 | 7 150 | muxa1
outa0 | 8 149 | adda0
outb3 | 9 148 | diva0
suba0 | 10 147 | RESERVED
outc1 | 11 146 | VCCIO
RESERVED | 12 145 | GND
RESERVED | 13 144 | RESERVED
outc3 | 14 143 | RESERVED
outc2 | 15 142 | RESERVED
outd3 | 16 141 | divc1
outc0 | 17 140 | muxc3
adda3 | 18 139 | divc3
outa3 | 19 138 | VCCIO
GND | 20 137 | GND
VCCINT | 21 136 | addc1
VCCIO | 22 135 | diva3
GND | 23 134 | divd3
RESERVED | 24 133 | muxc0
RESERVED | 25 132 | RESERVED
outd1 | 26 131 | RESERVED
divd1 | 27 EP1K100QC208-3 130 | VCCINT
RESERVED | 28 129 | GND
RESERVED | 29 128 | RESERVED
outa2 | 30 127 | subd2
outd2 | 31 126 | muxd0
GND | 32 125 | addd1
VCCINT | 33 124 | VCCINT
VCCIO | 34 123 | GND
GND | 35 122 | RESERVED
divd2 | 36 121 | RESERVED
RESERVED | 37 120 | suba2
RESERVED | 38 119 | adda2
RESERVED | 39 118 | VCCIO
outb0 | 40 117 | GND
outb1 | 41 116 | RESERVED
VCCIO | 42 115 | RESERVED
GND | 43 114 | divb0
subb2 | 44 113 | divb1
RESERVED | 45 112 | RESERVED
RESERVED | 46 111 | RESERVED
outb2 | 47 110 | VCCIO
VCCINT | 48 109 | GND
GND | 49 108 | ^MSEL0
#TMS | 50 107 | ^MSEL1
#TRST | 51 106 | VCCINT
^nSTATUS | 52 105 | ^nCONFIG
| 54 56 58 60 62 64 66 68 70 72 74 76 78 80 82 84 86 88 90 92 94 96 98 100 102 104 _|
\ 53 55 57 59 61 63 65 67 69 71 73 75 77 79 81 83 85 87 89 91 93 95 97 99 101 103 |
\-----------------------------------------------------------------------------------------------------------
m s s m s s G m m a d s a V d m s s o V d a a G V a c c G G R V R R R R R R V R R R R R R V R R R R R R
u u u u u u N u u d i u d C i u u u u C i d d N C d o o N N E C E E E E E E C E E E E E E C E E E E E E
x b b x b b D x x d v b d C v x b b t C v d d D C d n n D D S C S S S S S S C S S S S S S C S S S S S S
b b c b b a a d a b b b I c d d d d I a b d I d l l E I E E E E E E I E E E E E E I E E E E E E
2 1 0 0 0 1 3 2 1 2 3 0 O 0 3 0 1 0 N 2 3 3 N 0 0 1 R O R R R R R R N R R R R R R O R R R R R R
T T V V V V V V V T V V V V V V V V V V V V
E E E E E E E E E E E E E E E E E E E
D D D D D D D D D D D D D D D D D D D
N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant.
Device-Specific Information: e:\cal\control2.rpt
control2
** RESOURCE USAGE **
Logic Column Row
Array Interconnect Interconnect Clears/ External
Block Logic Cells Driven Driven Clocks Presets Interconnect
A28 8/ 8(100%) 1/ 8( 12%) 2/ 8( 25%) 0/2 0/2 16/26( 61%)
C36 8/ 8(100%) 1/ 8( 12%) 2/ 8( 25%) 0/2 0/2 16/26( 61%)
D30 8/ 8(100%) 0/ 8( 0%) 3/ 8( 37%) 0/2 0/2 16/26( 61%)
F29 8/ 8(100%) 3/ 8( 37%) 1/ 8( 12%) 0/2 0/2 13/26( 50%)
H43 8/ 8(100%) 3/ 8( 37%) 2/ 8( 25%) 0/2 0/2 12/26( 46%)
K31 8/ 8(100%) 2/ 8( 25%) 1/ 8( 12%) 0/2 0/2 16/26( 61%)
K48 4/ 8( 50%) 3/ 8( 37%) 1/ 8( 12%) 0/2 0/2 5/26( 19%)
Embedded Column Row
Array Embedded Interconnect Interconnect Read/ External
Block Cells Driven Driven Clocks Write Interconnect
Total dedicated input pins used: 6/6 (100%)
Total I/O pins used: 78/141 ( 55%)
Total logic cells used: 52/4992 ( 1%)
Total embedded cells used: 0/192 ( 0%)
Total EABs used: 0/12 ( 0%)
Average fan-in: 3.36/4 ( 84%)
Total fan-in: 175/19968 ( 0%)
Total input pins required: 68
Total input I/O cell registers required: 0
Total output pins required: 16
Total output I/O cell registers required: 0
Total buried I/O cell registers required: 0
Total bidirectional pins required: 0
Total reserved pins required 0
Total logic cells required: 52
Total flipflops required: 0
Total packed registers required: 0
Total logic cells in carry chains: 0
Total number of carry chains: 0
Total logic cells in cascade chains: 0
Total number of cascade chains: 0
Total single-pin Clock Enables required: 0
Total single-pin Output Enables required: 0
Synthesized logic cells: 16/4992 ( 0%)
Logic Cell and Embedded Cell Counts
Column: 01 02 03 04 05 06 07 08 09 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 EA 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 Total(LC/EC)
A: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 8 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 8/0
B: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
C: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 8 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 8/0
D: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 8 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 8/0
E: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
F: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 8 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 8/0
G: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
H: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 8 0 0 0 0 0 0 0 0 0 8/0
I: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
J: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
K: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 8 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 4 0 0 0 0 12/0
L: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
Total: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 8 8 8 8 0 0 0 0 8 0 0 0 0 0 0 8 0 0 0 0 4 0 0 0 0 52/0
Device-Specific Information: e:\cal\control2.rpt
control2
** INPUTS **
Fan-In Fan-Out
Pin LC EC Row Col Primitive Code INP FBK OUT FBK Name
149 - - A -- INPUT ^ 0 0 0 1 adda0
62 - - - 36 INPUT ^ 0 0 0 1 adda1
119 - - H -- INPUT ^ 0 0 0 1 adda2
18 - - D -- INPUT ^ 0 0 0 1 adda3
65 - - - 34 INPUT ^ 0 0 0 1 addb0
197 - - - 43 INPUT ^ 0 0 0 1 addb1
207 - - - 51 INPUT ^ 0 0 0 1 addb2
74 - - - 28 INPUT ^ 0 0 0 1 addb3
208 - - - 52 INPUT ^ 0 0 0 1 addc0
136 - - C -- INPUT ^ 0 0 0 1 addc1
192 - - - 37 INPUT ^ 0 0 0 1 addc2
205 - - - 50 INPUT ^ 0 0 0 1 addc3
78 - - - -- INPUT ^ 0 0 0 1 addd0
125 - - F -- INPUT ^ 0 0 0 1 addd1
206 - - - 50 INPUT ^ 0 0 0 1 addd2
75 - - - 27 INPUT ^ 0 0 0 1 addd3
79 - - - -- INPUT ^ 0 0 0 3 conl0
80 - - - -- INPUT ^ 0 0 0 3 conl1
182 - - - -- INPUT ^ 0 0 0 3 conl2
184 - - - -- INPUT ^ 0 0 0 3 conl3
148 - - A -- INPUT ^ 0 0 0 1 diva0
189 - - - 30 INPUT ^ 0 0 0 1 diva1
73 - - - 29 INPUT ^ 0 0 0 1 diva2
135 - - D -- INPUT ^ 0 0 0 1 diva3
114 - - K -- INPUT ^ 0 0 0 1 divb0
113 - - K -- INPUT ^ 0 0 0 1 divb1
63 - - - 35 INPUT ^ 0 0 0 1 divb2
199 - - - 45 INPUT ^ 0 0 0 1 divb3
67 - - - 33 INPUT ^ 0 0 0 1 divc0
141 - - C -- INPUT ^ 0 0 0 1 divc1
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?