⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 clock.sim.rpt

📁 这个是数字电子时钟
💻 RPT
📖 第 1 页 / 共 5 页
字号:
; |clock|counter6:u1|lpm_add_sub:Add0|addcore:adder|_~3                              ; |clock|counter6:u1|lpm_add_sub:Add0|addcore:adder|_~3                                   ; out0             ;
; |clock|counter6:u1|lpm_add_sub:Add0|addcore:adder|unreg_res_node[2]                ; |clock|counter6:u1|lpm_add_sub:Add0|addcore:adder|unreg_res_node[2]                     ; out0             ;
; |clock|counter6:u1|lpm_add_sub:Add0|addcore:adder|unreg_res_node[1]                ; |clock|counter6:u1|lpm_add_sub:Add0|addcore:adder|unreg_res_node[1]                     ; out0             ;
; |clock|counter6:u1|lpm_add_sub:Add0|addcore:adder|_~9                              ; |clock|counter6:u1|lpm_add_sub:Add0|addcore:adder|_~9                                   ; out0             ;
; |clock|counter6:u1|lpm_add_sub:Add0|addcore:adder|_~11                             ; |clock|counter6:u1|lpm_add_sub:Add0|addcore:adder|_~11                                  ; out0             ;
; |clock|counter6:u1|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cout[2]  ; |clock|counter6:u1|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cs_buffer[2]  ; sout             ;
; |clock|counter6:u1|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cout[1]  ; |clock|counter6:u1|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cout[1]       ; cout             ;
; |clock|counter6:u1|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cout[1]  ; |clock|counter6:u1|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cs_buffer[1]  ; sout             ;
; |clock|counter6:u1|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cout[0]  ; |clock|counter6:u1|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cout[0]       ; cout             ;
; |clock|counter6:u1|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cout[0]  ; |clock|counter6:u1|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cs_buffer[0]  ; sout             ;
; |clock|counter10:u2|lpm_add_sub:Add0|result_node[0]                                ; |clock|counter10:u2|lpm_add_sub:Add0|result_node[0]                                     ; out0             ;
; |clock|counter10:u2|lpm_add_sub:Add0|result_node[1]                                ; |clock|counter10:u2|lpm_add_sub:Add0|result_node[1]                                     ; out0             ;
; |clock|counter10:u2|lpm_add_sub:Add0|result_node[2]                                ; |clock|counter10:u2|lpm_add_sub:Add0|result_node[2]                                     ; out0             ;
; |clock|counter10:u2|lpm_add_sub:Add0|result_node[3]                                ; |clock|counter10:u2|lpm_add_sub:Add0|result_node[3]                                     ; out0             ;
; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|unreg_res_node[0]~0             ; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|unreg_res_node[0]~0                  ; out0             ;
; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|unreg_res_node[0]               ; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|unreg_res_node[0]                    ; out0             ;
; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|_~0                             ; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|_~0                                  ; out0             ;
; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|_~3                             ; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|_~3                                  ; out0             ;
; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|unreg_res_node[3]~1             ; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|unreg_res_node[3]~1                  ; out0             ;
; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|unreg_res_node[2]~2             ; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|unreg_res_node[2]~2                  ; out0             ;
; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|unreg_res_node[1]~3             ; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|unreg_res_node[1]~3                  ; out0             ;
; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|unreg_res_node[3]               ; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|unreg_res_node[3]                    ; out0             ;
; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|unreg_res_node[2]               ; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|unreg_res_node[2]                    ; out0             ;
; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|unreg_res_node[1]               ; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|unreg_res_node[1]                    ; out0             ;
; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|_~7                             ; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|_~7                                  ; out0             ;
; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|_~8                             ; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|_~8                                  ; out0             ;
; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|_~9                             ; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|_~9                                  ; out0             ;
; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|_~10                            ; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|_~10                                 ; out0             ;
; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|_~11                            ; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|_~11                                 ; out0             ;
; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|_~12                            ; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|_~12                                 ; out0             ;
; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|_~13                            ; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|_~13                                 ; out0             ;
; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|_~14                            ; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|_~14                                 ; out0             ;
; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|_~15                            ; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|_~15                                 ; out0             ;
; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cout[3] ; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cs_buffer[3] ; sout             ;
; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cout[2] ; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cout[2]      ; cout             ;
; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cout[2] ; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cs_buffer[2] ; sout             ;
; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cout[1] ; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cout[1]      ; cout             ;
; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cout[1] ; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cs_buffer[1] ; sout             ;
; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cout[0] ; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cout[0]      ; cout             ;
; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cout[0] ; |clock|counter10:u2|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cs_buffer[0] ; sout             ;
; |clock|counter6:u3|lpm_add_sub:Add0|result_node[0]                                 ; |clock|counter6:u3|lpm_add_sub:Add0|result_node[0]                                      ; out0             ;
; |clock|counter6:u3|lpm_add_sub:Add0|result_node[1]                                 ; |clock|counter6:u3|lpm_add_sub:Add0|result_node[1]                                      ; out0             ;
; |clock|counter6:u3|lpm_add_sub:Add0|result_node[2]                                 ; |clock|counter6:u3|lpm_add_sub:Add0|result_node[2]                                      ; out0             ;
; |clock|counter6:u3|lpm_add_sub:Add0|addcore:adder|unreg_res_node[0]~0              ; |clock|counter6:u3|lpm_add_sub:Add0|addcore:adder|unreg_res_node[0]~0                   ; out0             ;
; |clock|counter6:u3|lpm_add_sub:Add0|addcore:adder|unreg_res_node[0]                ; |clock|counter6:u3|lpm_add_sub:Add0|addcore:adder|unreg_res_node[0]                     ; out0             ;
; |clock|counter6:u3|lpm_add_sub:Add0|addcore:adder|_~0                              ; |clock|counter6:u3|lpm_add_sub:Add0|addcore:adder|_~0                                   ; out0             ;
; |clock|counter6:u3|lpm_add_sub:Add0|addcore:adder|_~3                              ; |clock|counter6:u3|lpm_add_sub:Add0|addcore:adder|_~3                                   ; out0             ;
; |clock|counter6:u3|lpm_add_sub:Add0|addcore:adder|unreg_res_node[2]                ; |clock|counter6:u3|lpm_add_sub:Add0|addcore:adder|unreg_res_node[2]                     ; out0             ;
; |clock|counter6:u3|lpm_add_sub:Add0|addcore:adder|unreg_res_node[1]                ; |clock|counter6:u3|lpm_add_sub:Add0|addcore:adder|unreg_res_node[1]                     ; out0             ;
; |clock|counter6:u3|lpm_add_sub:Add0|addcore:adder|_~9                              ; |clock|counter6:u3|lpm_add_sub:Add0|addcore:adder|_~9                                   ; out0             ;
; |clock|counter6:u3|lpm_add_sub:Add0|addcore:adder|_~11                             ; |clock|counter6:u3|lpm_add_sub:Add0|addcore:adder|_~11                                  ; out0             ;
; |clock|counter6:u3|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cout[2]  ; |clock|counter6:u3|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cs_buffer[2]  ; sout             ;
; |clock|counter6:u3|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cout[1]  ; |clock|counter6:u3|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cout[1]       ; cout             ;
; |clock|counter6:u3|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cout[1]  ; |clock|counter6:u3|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cs_buffer[1]  ; sout             ;
; |clock|counter6:u3|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cout[0]  ; |clock|counter6:u3|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cout[0]       ; cout             ;
; |clock|counter6:u3|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cout[0]  ; |clock|counter6:u3|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cs_buffer[0]  ; sout             ;
; |clock|counter24:u4|lpm_add_sub:Add1|result_node[0]                                ; |clock|counter24:u4|lpm_add_sub:Add1|result_node[0]                                     ; out0             ;
; |clock|counter24:u4|lpm_add_sub:Add1|result_node[1]                                ; |clock|counter24:u4|lpm_add_sub:Add1|result_node[1]                                     ; out0             ;
; |clock|counter24:u4|lpm_add_sub:Add1|result_node[2]                                ; |clock|counter24:u4|lpm_add_sub:Add1|result_node[2]                                     ; out0             ;
; |clock|counter24:u4|lpm_add_sub:Add1|result_node[3]                                ; |clock|counter24:u4|lpm_add_sub:Add1|result_node[3]                                     ; out0             ;
; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|unreg_res_node[0]~0             ; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|unreg_res_node[0]~0                  ; out0             ;
; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|unreg_res_node[0]               ; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|unreg_res_node[0]                    ; out0             ;
; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|_~0                             ; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|_~0                                  ; out0             ;
; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|_~3                             ; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|_~3                                  ; out0             ;
; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|unreg_res_node[3]~1             ; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|unreg_res_node[3]~1                  ; out0             ;
; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|unreg_res_node[2]~2             ; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|unreg_res_node[2]~2                  ; out0             ;
; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|unreg_res_node[1]~3             ; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|unreg_res_node[1]~3                  ; out0             ;
; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|unreg_res_node[3]               ; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|unreg_res_node[3]                    ; out0             ;
; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|unreg_res_node[2]               ; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|unreg_res_node[2]                    ; out0             ;
; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|unreg_res_node[1]               ; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|unreg_res_node[1]                    ; out0             ;
; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|_~7                             ; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|_~7                                  ; out0             ;
; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|_~8                             ; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|_~8                                  ; out0             ;
; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|_~9                             ; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|_~9                                  ; out0             ;
; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|_~10                            ; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|_~10                                 ; out0             ;
; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|_~11                            ; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|_~11                                 ; out0             ;
; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|_~12                            ; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|_~12                                 ; out0             ;
; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|_~13                            ; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|_~13                                 ; out0             ;
; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|_~14                            ; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|_~14                                 ; out0             ;
; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|_~15                            ; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|_~15                                 ; out0             ;
; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|a_csnbuffer:result_node|cout[3] ; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|a_csnbuffer:result_node|cs_buffer[3] ; sout             ;
; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|a_csnbuffer:result_node|cout[2] ; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|a_csnbuffer:result_node|cout[2]      ; cout             ;
; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|a_csnbuffer:result_node|cout[2] ; |clock|counter24:u4|lpm_add_sub:Add1|addcore:adder|a_csnbuffer:result_node|cs_buffer[2] ; sout             ;

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -