📄 sin.sim.rpt
字号:
; Type ; Value ;
+-----------------------------------------------------+--------------+
; Total coverage as a percentage ; 100.00 % ;
; Total nodes checked ; 23 ;
; Total output ports checked ; 34 ;
; Total output ports with complete 1/0-value coverage ; 34 ;
; Total output ports with no 1/0-value coverage ; 0 ;
; Total output ports with no 1-value coverage ; 0 ;
; Total output ports with no 0-value coverage ; 0 ;
+-----------------------------------------------------+--------------+
The following table displays output ports that toggle between 1 and 0 during simulation.
+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Complete 1/0-Value Coverage ;
+-----------------------------------------------------------------------------------------------+-----------------------------------------------------------------------------------------+------------------+
; Node Name ; Output Port Name ; Output Port Type ;
+-----------------------------------------------------------------------------------------------+-----------------------------------------------------------------------------------------+------------------+
; |sin|sin_rom:inst|altsyncram:altsyncram_component|altsyncram_4871:auto_generated|ram_block1a0 ; |sin|sin_rom:inst|altsyncram:altsyncram_component|altsyncram_4871:auto_generated|q_a[0] ; portadataout0 ;
; |sin|sin_rom:inst|altsyncram:altsyncram_component|altsyncram_4871:auto_generated|ram_block1a0 ; |sin|sin_rom:inst|altsyncram:altsyncram_component|altsyncram_4871:auto_generated|q_a[1] ; portadataout1 ;
; |sin|sin_rom:inst|altsyncram:altsyncram_component|altsyncram_4871:auto_generated|ram_block1a0 ; |sin|sin_rom:inst|altsyncram:altsyncram_component|altsyncram_4871:auto_generated|q_a[2] ; portadataout2 ;
; |sin|sin_rom:inst|altsyncram:altsyncram_component|altsyncram_4871:auto_generated|ram_block1a0 ; |sin|sin_rom:inst|altsyncram:altsyncram_component|altsyncram_4871:auto_generated|q_a[3] ; portadataout3 ;
; |sin|sin_rom:inst|altsyncram:altsyncram_component|altsyncram_4871:auto_generated|ram_block1a0 ; |sin|sin_rom:inst|altsyncram:altsyncram_component|altsyncram_4871:auto_generated|q_a[4] ; portadataout4 ;
; |sin|sin_rom:inst|altsyncram:altsyncram_component|altsyncram_4871:auto_generated|ram_block1a0 ; |sin|sin_rom:inst|altsyncram:altsyncram_component|altsyncram_4871:auto_generated|q_a[5] ; portadataout5 ;
; |sin|sin_rom:inst|altsyncram:altsyncram_component|altsyncram_4871:auto_generated|ram_block1a0 ; |sin|sin_rom:inst|altsyncram:altsyncram_component|altsyncram_4871:auto_generated|q_a[6] ; portadataout6 ;
; |sin|sin_rom:inst|altsyncram:altsyncram_component|altsyncram_4871:auto_generated|ram_block1a0 ; |sin|sin_rom:inst|altsyncram:altsyncram_component|altsyncram_4871:auto_generated|q_a[7] ; portadataout7 ;
; |sin|cnt:inst2|q1[1] ; |sin|cnt:inst2|q1[1] ; regout ;
; |sin|cnt:inst2|q1[2] ; |sin|cnt:inst2|q1[2] ; regout ;
; |sin|cnt:inst2|q1[3] ; |sin|cnt:inst2|q1[3] ; regout ;
; |sin|cnt:inst2|q1[4] ; |sin|cnt:inst2|q1[4] ; regout ;
; |sin|cnt:inst2|q1[5] ; |sin|cnt:inst2|q1[5] ; regout ;
; |sin|cnt:inst2|q1[1]~22 ; |sin|cnt:inst2|q1[1]~22 ; combout ;
; |sin|cnt:inst2|q1[1]~22 ; |sin|cnt:inst2|q1[1]~27 ; cout ;
; |sin|cnt:inst2|q1[2]~23 ; |sin|cnt:inst2|q1[2]~23 ; combout ;
; |sin|cnt:inst2|q1[2]~23 ; |sin|cnt:inst2|q1[2]~28 ; cout ;
; |sin|cnt:inst2|q1[3]~24 ; |sin|cnt:inst2|q1[3]~24 ; combout ;
; |sin|cnt:inst2|q1[3]~24 ; |sin|cnt:inst2|q1[3]~29 ; cout ;
; |sin|cnt:inst2|q1[4]~25 ; |sin|cnt:inst2|q1[4]~25 ; combout ;
; |sin|cnt:inst2|q1[4]~25 ; |sin|cnt:inst2|q1[4]~30 ; cout ;
; |sin|cnt:inst2|q1[5]~26 ; |sin|cnt:inst2|q1[5]~26 ; combout ;
; |sin|cnt:inst2|q1[0] ; |sin|cnt:inst2|q1[0] ; regout ;
; |sin|cnt:inst2|q1[0]~32 ; |sin|cnt:inst2|q1[0]~32 ; combout ;
; |sin|q[7] ; |sin|q[7] ; padio ;
; |sin|q[6] ; |sin|q[6] ; padio ;
; |sin|q[5] ; |sin|q[5] ; padio ;
; |sin|q[4] ; |sin|q[4] ; padio ;
; |sin|q[3] ; |sin|q[3] ; padio ;
; |sin|q[2] ; |sin|q[2] ; padio ;
; |sin|q[1] ; |sin|q[1] ; padio ;
; |sin|q[0] ; |sin|q[0] ; padio ;
; |sin|clock ; |sin|clock ; combout ;
; |sin|clock~clkctrl ; |sin|clock~clkctrl ; outclk ;
+-----------------------------------------------------------------------------------------------+-----------------------------------------------------------------------------------------+------------------+
The following table displays output ports that do not toggle to 1 during simulation.
+-------------------------------------------------+
; Missing 1-Value Coverage ;
+-----------+------------------+------------------+
; Node Name ; Output Port Name ; Output Port Type ;
+-----------+------------------+------------------+
The following table displays output ports that do not toggle to 0 during simulation.
+-------------------------------------------------+
; Missing 0-Value Coverage ;
+-----------+------------------+------------------+
; Node Name ; Output Port Name ; Output Port Type ;
+-----------+------------------+------------------+
+---------------------+
; Simulator INI Usage ;
+--------+------------+
; Option ; Usage ;
+--------+------------+
+--------------------+
; Simulator Messages ;
+--------------------+
Info: *******************************************************************
Info: Running Quartus II Simulator
Info: Version 7.0 Build 33 02/05/2007 SJ Full Version
Info: Processing started: Thu Apr 26 14:40:02 2007
Info: Command: quartus_sim --read_settings_files=on --write_settings_files=off sin -c sin
Info: Using vector source file "D:/my_eda2/sin/sin.vwf"
Info: Overwriting simulation input file with simulation results
Info: A backup of sin.vwf called sin.sim_ori.vwf has been created in the db folder
Info: Option to preserve fewer signal transitions to reduce memory requirements is enabled
Info: Simulation has been partitioned into sub-simulations according to the maximum transition count determined by the engine. Transitions from memory will be flushed out to disk at the end of each sub-simulation to reduce memory requirements.
Info: Simulation partitioned into 1 sub-simulations
Info: Simulation coverage is 100.00 %
Info: Number of transitions in simulation is 1856
Info: Vector file sin.vwf is saved in VWF text format. You can compress it into CVWF format in order to reduce file size. For more details please refer to the Quartus II Help.
Info: Quartus II Simulator was successful. 0 errors, 0 warnings
Info: Allocated 91 megabytes of memory during processing
Info: Processing ended: Thu Apr 26 14:40:04 2007
Info: Elapsed time: 00:00:02
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -