📄 prev_cmp_mypaomadeng.tan.qmsg
字号:
{ "Info" "ITDB_TH_RESULT" "led:inst2\|count\[1\] reset clk -1.575 ns register " "Info: th for register \"led:inst2\|count\[1\]\" (data pin = \"reset\", clock pin = \"clk\") is -1.575 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 6.991 ns + Longest register " "Info: + Longest clock path from clock \"clk\" to destination register is 6.991 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.140 ns) 1.140 ns clk 1 CLK PIN_23 2 " "Info: 1: + IC(0.000 ns) + CELL(1.140 ns) = 1.140 ns; Loc. = PIN_23; Fanout = 2; CLK Node = 'clk'" { } { { "e:/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/altera/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "mypaomadeng.bdf" "" { Schematic "E:/Altera/exercise/mypaomadeng/mypaomadeng.bdf" { { 80 -160 8 96 "clk" "" } } } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.466 ns) + CELL(0.970 ns) 3.576 ns int_div:inst\|clk_tem 2 REG LCFF_X21_Y6_N1 2 " "Info: 2: + IC(1.466 ns) + CELL(0.970 ns) = 3.576 ns; Loc. = LCFF_X21_Y6_N1; Fanout = 2; REG Node = 'int_div:inst\|clk_tem'" { } { { "e:/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/altera/quartus/bin/TimingClosureFloorplan.fld" "" "2.436 ns" { clk int_div:inst|clk_tem } "NODE_NAME" } } { "int_div.vhd" "" { Text "E:/Altera/exercise/mypaomadeng/int_div.vhd" 20 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.888 ns) + CELL(0.000 ns) 5.464 ns int_div:inst\|clk_tem~clkctrl 3 COMB CLKCTRL_G5 12 " "Info: 3: + IC(1.888 ns) + CELL(0.000 ns) = 5.464 ns; Loc. = CLKCTRL_G5; Fanout = 12; COMB Node = 'int_div:inst\|clk_tem~clkctrl'" { } { { "e:/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/altera/quartus/bin/TimingClosureFloorplan.fld" "" "1.888 ns" { int_div:inst|clk_tem int_div:inst|clk_tem~clkctrl } "NODE_NAME" } } { "int_div.vhd" "" { Text "E:/Altera/exercise/mypaomadeng/int_div.vhd" 20 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.861 ns) + CELL(0.666 ns) 6.991 ns led:inst2\|count\[1\] 4 REG LCFF_X20_Y13_N5 4 " "Info: 4: + IC(0.861 ns) + CELL(0.666 ns) = 6.991 ns; Loc. = LCFF_X20_Y13_N5; Fanout = 4; REG Node = 'led:inst2\|count\[1\]'" { } { { "e:/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/altera/quartus/bin/TimingClosureFloorplan.fld" "" "1.527 ns" { int_div:inst|clk_tem~clkctrl led:inst2|count[1] } "NODE_NAME" } } { "led.vhd" "" { Text "E:/Altera/exercise/mypaomadeng/led.vhd" 19 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.776 ns ( 39.71 % ) " "Info: Total cell delay = 2.776 ns ( 39.71 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "4.215 ns ( 60.29 % ) " "Info: Total interconnect delay = 4.215 ns ( 60.29 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "e:/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/altera/quartus/bin/TimingClosureFloorplan.fld" "" "6.991 ns" { clk int_div:inst|clk_tem int_div:inst|clk_tem~clkctrl led:inst2|count[1] } "NODE_NAME" } } { "e:/altera/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/altera/quartus/bin/Technology_Viewer.qrui" "6.991 ns" { clk {} clk~combout {} int_div:inst|clk_tem {} int_div:inst|clk_tem~clkctrl {} led:inst2|count[1] {} } { 0.000ns 0.000ns 1.466ns 1.888ns 0.861ns } { 0.000ns 1.140ns 0.970ns 0.000ns 0.666ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TH_DELAY" "0.306 ns + " "Info: + Micro hold delay of destination is 0.306 ns" { } { { "led.vhd" "" { Text "E:/Altera/exercise/mypaomadeng/led.vhd" 19 -1 0 } } } 0 0 "%2!c! Micro hold delay of destination is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "8.872 ns - Shortest pin register " "Info: - Shortest pin to register delay is 8.872 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.984 ns) 0.984 ns reset 1 PIN PIN_56 9 " "Info: 1: + IC(0.000 ns) + CELL(0.984 ns) = 0.984 ns; Loc. = PIN_56; Fanout = 9; PIN Node = 'reset'" { } { { "e:/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/altera/quartus/bin/TimingClosureFloorplan.fld" "" "" { reset } "NODE_NAME" } } { "mypaomadeng.bdf" "" { Schematic "E:/Altera/exercise/mypaomadeng/mypaomadeng.bdf" { { 152 0 168 168 "reset" "" } } } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(6.988 ns) + CELL(0.206 ns) 8.178 ns led:inst2\|count\[0\]~218 2 COMB LCCOMB_X20_Y13_N6 4 " "Info: 2: + IC(6.988 ns) + CELL(0.206 ns) = 8.178 ns; Loc. = LCCOMB_X20_Y13_N6; Fanout = 4; COMB Node = 'led:inst2\|count\[0\]~218'" { } { { "e:/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/altera/quartus/bin/TimingClosureFloorplan.fld" "" "7.194 ns" { reset led:inst2|count[0]~218 } "NODE_NAME" } } { "led.vhd" "" { Text "E:/Altera/exercise/mypaomadeng/led.vhd" 19 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.380 ns) + CELL(0.206 ns) 8.764 ns led:inst2\|count\[1\]~219 3 COMB LCCOMB_X20_Y13_N4 1 " "Info: 3: + IC(0.380 ns) + CELL(0.206 ns) = 8.764 ns; Loc. = LCCOMB_X20_Y13_N4; Fanout = 1; COMB Node = 'led:inst2\|count\[1\]~219'" { } { { "e:/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/altera/quartus/bin/TimingClosureFloorplan.fld" "" "0.586 ns" { led:inst2|count[0]~218 led:inst2|count[1]~219 } "NODE_NAME" } } { "led.vhd" "" { Text "E:/Altera/exercise/mypaomadeng/led.vhd" 19 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.108 ns) 8.872 ns led:inst2\|count\[1\] 4 REG LCFF_X20_Y13_N5 4 " "Info: 4: + IC(0.000 ns) + CELL(0.108 ns) = 8.872 ns; Loc. = LCFF_X20_Y13_N5; Fanout = 4; REG Node = 'led:inst2\|count\[1\]'" { } { { "e:/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/altera/quartus/bin/TimingClosureFloorplan.fld" "" "0.108 ns" { led:inst2|count[1]~219 led:inst2|count[1] } "NODE_NAME" } } { "led.vhd" "" { Text "E:/Altera/exercise/mypaomadeng/led.vhd" 19 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.504 ns ( 16.95 % ) " "Info: Total cell delay = 1.504 ns ( 16.95 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "7.368 ns ( 83.05 % ) " "Info: Total interconnect delay = 7.368 ns ( 83.05 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "e:/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/altera/quartus/bin/TimingClosureFloorplan.fld" "" "8.872 ns" { reset led:inst2|count[0]~218 led:inst2|count[1]~219 led:inst2|count[1] } "NODE_NAME" } } { "e:/altera/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/altera/quartus/bin/Technology_Viewer.qrui" "8.872 ns" { reset {} reset~combout {} led:inst2|count[0]~218 {} led:inst2|count[1]~219 {} led:inst2|count[1] {} } { 0.000ns 0.000ns 6.988ns 0.380ns 0.000ns } { 0.000ns 0.984ns 0.206ns 0.206ns 0.108ns } "" } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} } { { "e:/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/altera/quartus/bin/TimingClosureFloorplan.fld" "" "6.991 ns" { clk int_div:inst|clk_tem int_div:inst|clk_tem~clkctrl led:inst2|count[1] } "NODE_NAME" } } { "e:/altera/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/altera/quartus/bin/Technology_Viewer.qrui" "6.991 ns" { clk {} clk~combout {} int_div:inst|clk_tem {} int_div:inst|clk_tem~clkctrl {} led:inst2|count[1] {} } { 0.000ns 0.000ns 1.466ns 1.888ns 0.861ns } { 0.000ns 1.140ns 0.970ns 0.000ns 0.666ns } "" } } { "e:/altera/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/altera/quartus/bin/TimingClosureFloorplan.fld" "" "8.872 ns" { reset led:inst2|count[0]~218 led:inst2|count[1]~219 led:inst2|count[1] } "NODE_NAME" } } { "e:/altera/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/altera/quartus/bin/Technology_Viewer.qrui" "8.872 ns" { reset {} reset~combout {} led:inst2|count[0]~218 {} led:inst2|count[1]~219 {} led:inst2|count[1] {} } { 0.000ns 0.000ns 6.988ns 0.380ns 0.000ns } { 0.000ns 0.984ns 0.206ns 0.206ns 0.108ns } "" } } } 0 0 "th for %5!s! \"%1!s!\" (data pin = \"%2!s!\", clock pin = \"%3!s!\") is %4!s!" 0 0 "" 0}
{ "Info" "IQEXE_ERROR_COUNT" "Classic Timing Analyzer 0 s 2 s Quartus II " "Info: Quartus II Classic Timing Analyzer was successful. 0 errors, 2 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "113 " "Info: Allocated 113 megabytes of memory during processing" { } { } 0 0 "Allocated %1!s! megabytes of memory during processing" 0 0 "" 0} { "Info" "IQEXE_END_BANNER_TIME" "Mon May 26 12:33:30 2008 " "Info: Processing ended: Mon May 26 12:33:30 2008" { } { } 0 0 "Processing ended: %1!s!" 0 0 "" 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:01 " "Info: Elapsed time: 00:00:01" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "" 0} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "" 0}
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -