📄 cnt05s.rpt
字号:
** BURIED LOGIC **
Fan-In Fan-Out
IOC LC EC Row Col Primitive Code INP FBK OUT FBK Name
- 6 - B 01 DFFE + 0 3 0 5 CNT3B2 (:12)
- 5 - B 01 DFFE + 0 3 0 5 CNT3B1 (:13)
- 4 - B 01 DFFE + 0 3 0 3 CNT3B0 (:14)
- 3 - B 01 AND2 ! 2 0 0 3 :42
- 1 - B 01 AND2 0 2 1 0 :451
- 2 - B 01 AND2 0 2 1 0 :471
- 8 - B 01 OR2 0 3 1 0 :487
Code:
s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register
Device-Specific Information: d:\我的文档\zyl\37\s8\cnt05s.rpt
cnt05s
** FASTTRACK INTERCONNECT UTILIZATION **
Row FastTrack Interconnect:
Global Left Half- Right Half-
FastTrack FastTrack FastTrack
Row Interconnect Interconnect Interconnect Input Pins Output Pins Bidir Pins
A: 0/ 96( 0%) 0/ 48( 0%) 0/ 48( 0%) 0/16( 0%) 2/16( 12%) 0/16( 0%)
B: 2/ 96( 2%) 1/ 48( 2%) 0/ 48( 0%) 0/16( 0%) 4/16( 25%) 0/16( 0%)
C: 0/ 96( 0%) 0/ 48( 0%) 0/ 48( 0%) 0/16( 0%) 1/16( 6%) 0/16( 0%)
Column FastTrack Interconnect:
FastTrack
Column Interconnect Input Pins Output Pins Bidir Pins
01: 0/24( 0%) 0/4( 0%) 1/4( 25%) 0/4( 0%)
02: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
03: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
04: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
05: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
06: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
07: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
08: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
09: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
10: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
11: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
12: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
13: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
14: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
15: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
16: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
17: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
18: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
19: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
20: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
21: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
22: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
23: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
24: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
EA: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
Device-Specific Information: d:\我的文档\zyl\37\s8\cnt05s.rpt
cnt05s
** CLOCK SIGNALS **
Type Fan-out Name
INPUT 3 CLK
Device-Specific Information: d:\我的文档\zyl\37\s8\cnt05s.rpt
cnt05s
** EQUATIONS **
CLK : INPUT;
EN05B : INPUT;
EN05M : INPUT;
-- Node name is ':14' = 'CNT3B0'
-- Equation name is 'CNT3B0', location is LC4_B1, type is buried.
CNT3B0 = DFFE( _EQ001, GLOBAL( CLK), VCC, VCC, VCC);
_EQ001 = !CNT3B0 & !CNT3B2
# !CNT3B2 & !_LC3_B1
# CNT3B0 & !_LC3_B1
# !CNT3B0 & CNT3B1
# CNT3B1 & !_LC3_B1;
-- Node name is ':13' = 'CNT3B1'
-- Equation name is 'CNT3B1', location is LC5_B1, type is buried.
CNT3B1 = DFFE( _EQ002, GLOBAL( CLK), VCC, VCC, VCC);
_EQ002 = CNT3B0 & !CNT3B1
# !CNT3B0 & CNT3B1
# !CNT3B2 & !_LC3_B1
# CNT3B0 & !_LC3_B1
# CNT3B1 & !_LC3_B1;
-- Node name is ':12' = 'CNT3B2'
-- Equation name is 'CNT3B2', location is LC6_B1, type is buried.
CNT3B2 = DFFE( _EQ003, GLOBAL( CLK), VCC, VCC, VCC);
_EQ003 = CNT3B0 & CNT3B1 & !CNT3B2
# !CNT3B0 & CNT3B1 & CNT3B2
# CNT3B0 & !CNT3B1 & CNT3B2
# !CNT3B2 & !_LC3_B1
# CNT3B0 & !_LC3_B1
# CNT3B1 & !_LC3_B1;
-- Node name is 'DOUT50'
-- Equation name is 'DOUT50', type is output
DOUT50 = _LC8_B1;
-- Node name is 'DOUT51'
-- Equation name is 'DOUT51', type is output
DOUT51 = _LC2_B1;
-- Node name is 'DOUT52'
-- Equation name is 'DOUT52', type is output
DOUT52 = _LC1_B1;
-- Node name is 'DOUT53'
-- Equation name is 'DOUT53', type is output
DOUT53 = GND;
-- Node name is 'DOUT54'
-- Equation name is 'DOUT54', type is output
DOUT54 = GND;
-- Node name is 'DOUT55'
-- Equation name is 'DOUT55', type is output
DOUT55 = GND;
-- Node name is 'DOUT56'
-- Equation name is 'DOUT56', type is output
DOUT56 = GND;
-- Node name is 'DOUT57'
-- Equation name is 'DOUT57', type is output
DOUT57 = GND;
-- Node name is ':42'
-- Equation name is '_LC3_B1', type is buried
!_LC3_B1 = _LC3_B1~NOT;
_LC3_B1~NOT = LCELL( _EQ004);
_EQ004 = !EN05B & !EN05M;
-- Node name is ':451'
-- Equation name is '_LC1_B1', type is buried
_LC1_B1 = LCELL( _EQ005);
_EQ005 = !CNT3B1 & !CNT3B2;
-- Node name is ':471'
-- Equation name is '_LC2_B1', type is buried
_LC2_B1 = LCELL( _EQ006);
_EQ006 = CNT3B1 & !CNT3B2;
-- Node name is ':487'
-- Equation name is '_LC8_B1', type is buried
_LC8_B1 = LCELL( _EQ007);
_EQ007 = !CNT3B0 & !CNT3B1
# !CNT3B0 & !CNT3B2;
Project Information d:\我的文档\zyl\37\s8\cnt05s.rpt
** COMPILATION SETTINGS & TIMES **
Processing Menu Commands
------------------------
Design Doctor = off
Logic Synthesis:
Synthesis Type Used = Multi-Level
Default Synthesis Style = NORMAL
Logic option settings in 'NORMAL' style for 'FLEX10K' family
CARRY_CHAIN = ignore
CARRY_CHAIN_LENGTH = 32
CASCADE_CHAIN = ignore
CASCADE_CHAIN_LENGTH = 2
DECOMPOSE_GATES = on
DUPLICATE_LOGIC_EXTRACTION = on
MINIMIZATION = full
MULTI_LEVEL_FACTORING = on
NOT_GATE_PUSH_BACK = on
REDUCE_LOGIC = on
REFACTORIZATION = on
REGISTER_OPTIMIZATION = on
RESYNTHESIZE_NETWORK = on
SLOW_SLEW_RATE = off
SUBFACTOR_EXTRACTION = on
IGNORE_SOFT_BUFFERS = on
USE_LPM_FOR_AHDL_OPERATORS = off
Other logic synthesis settings:
Automatic Global Clock = on
Automatic Global Clear = on
Automatic Global Preset = on
Automatic Global Output Enable = on
Automatic Fast I/O = off
Automatic Register Packing = off
Automatic Open-Drain Pins = on
Automatic Implement in EAB = off
Optimize = 5
Default Timing Specifications: None
Cut All Bidir Feedback Timing Paths = on
Cut All Clear & Preset Timing Paths = on
Ignore Timing Assignments = off
Functional SNF Extractor = off
Linked SNF Extractor = off
Timing SNF Extractor = on
Optimize Timing SNF = off
Generate AHDL TDO File = off
Fitter Settings = NORMAL
Use Quartus Fitter = on
Smart Recompile = off
Total Recompile = off
Interfaces Menu Commands
------------------------
EDIF Netlist Writer = off
Verilog Netlist Writer = off
VHDL Netlist Writer = off
Compilation Times
-----------------
Compiler Netlist Extractor 00:00:00
Database Builder 00:00:00
Logic Synthesizer 00:00:01
Partitioner 00:00:00
Fitter 00:00:00
Timing SNF Extractor 00:00:01
Assembler 00:00:00
-------------------------- --------
Total Time 00:00:02
Memory Allocated
-----------------
Peak memory allocated during compilation = 13,397K
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -