iop3xx-adma.h

来自「linux 内核源代码」· C头文件 代码 · 共 893 行 · 第 1/2 页

H
893
字号
/* * Copyright © 2006, Intel Corporation. * * This program is free software; you can redistribute it and/or modify it * under the terms and conditions of the GNU General Public License, * version 2, as published by the Free Software Foundation. * * This program is distributed in the hope it will be useful, but WITHOUT * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for * more details. * * You should have received a copy of the GNU General Public License along with * this program; if not, write to the Free Software Foundation, Inc., * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. * */#ifndef _ADMA_H#define _ADMA_H#include <linux/types.h>#include <linux/io.h>#include <asm/hardware.h>#include <asm/hardware/iop_adma.h>/* Memory copy units */#define DMA_CCR(chan)		(chan->mmr_base + 0x0)#define DMA_CSR(chan)		(chan->mmr_base + 0x4)#define DMA_DAR(chan)		(chan->mmr_base + 0xc)#define DMA_NDAR(chan)		(chan->mmr_base + 0x10)#define DMA_PADR(chan)		(chan->mmr_base + 0x14)#define DMA_PUADR(chan)	(chan->mmr_base + 0x18)#define DMA_LADR(chan)		(chan->mmr_base + 0x1c)#define DMA_BCR(chan)		(chan->mmr_base + 0x20)#define DMA_DCR(chan)		(chan->mmr_base + 0x24)/* Application accelerator unit  */#define AAU_ACR(chan)		(chan->mmr_base + 0x0)#define AAU_ASR(chan)		(chan->mmr_base + 0x4)#define AAU_ADAR(chan)		(chan->mmr_base + 0x8)#define AAU_ANDAR(chan)	(chan->mmr_base + 0xc)#define AAU_SAR(src, chan)	(chan->mmr_base + (0x10 + ((src) << 2)))#define AAU_DAR(chan)		(chan->mmr_base + 0x20)#define AAU_ABCR(chan)		(chan->mmr_base + 0x24)#define AAU_ADCR(chan)		(chan->mmr_base + 0x28)#define AAU_SAR_EDCR(src_edc)	(chan->mmr_base + (0x02c + ((src_edc-4) << 2)))#define AAU_EDCR0_IDX	8#define AAU_EDCR1_IDX	17#define AAU_EDCR2_IDX	26#define DMA0_ID 0#define DMA1_ID 1#define AAU_ID 2struct iop3xx_aau_desc_ctrl {	unsigned int int_en:1;	unsigned int blk1_cmd_ctrl:3;	unsigned int blk2_cmd_ctrl:3;	unsigned int blk3_cmd_ctrl:3;	unsigned int blk4_cmd_ctrl:3;	unsigned int blk5_cmd_ctrl:3;	unsigned int blk6_cmd_ctrl:3;	unsigned int blk7_cmd_ctrl:3;	unsigned int blk8_cmd_ctrl:3;	unsigned int blk_ctrl:2;	unsigned int dual_xor_en:1;	unsigned int tx_complete:1;	unsigned int zero_result_err:1;	unsigned int zero_result_en:1;	unsigned int dest_write_en:1;};struct iop3xx_aau_e_desc_ctrl {	unsigned int reserved:1;	unsigned int blk1_cmd_ctrl:3;	unsigned int blk2_cmd_ctrl:3;	unsigned int blk3_cmd_ctrl:3;	unsigned int blk4_cmd_ctrl:3;	unsigned int blk5_cmd_ctrl:3;	unsigned int blk6_cmd_ctrl:3;	unsigned int blk7_cmd_ctrl:3;	unsigned int blk8_cmd_ctrl:3;	unsigned int reserved2:7;};struct iop3xx_dma_desc_ctrl {	unsigned int pci_transaction:4;	unsigned int int_en:1;	unsigned int dac_cycle_en:1;	unsigned int mem_to_mem_en:1;	unsigned int crc_data_tx_en:1;	unsigned int crc_gen_en:1;	unsigned int crc_seed_dis:1;	unsigned int reserved:21;	unsigned int crc_tx_complete:1;};struct iop3xx_desc_dma {	u32 next_desc;	union {		u32 pci_src_addr;		u32 pci_dest_addr;		u32 src_addr;	};	union {		u32 upper_pci_src_addr;		u32 upper_pci_dest_addr;	};	union {		u32 local_pci_src_addr;		u32 local_pci_dest_addr;		u32 dest_addr;	};	u32 byte_count;	union {		u32 desc_ctrl;		struct iop3xx_dma_desc_ctrl desc_ctrl_field;	};	u32 crc_addr;};struct iop3xx_desc_aau {	u32 next_desc;	u32 src[4];	u32 dest_addr;	u32 byte_count;	union {		u32 desc_ctrl;		struct iop3xx_aau_desc_ctrl desc_ctrl_field;	};	union {		u32 src_addr;		u32 e_desc_ctrl;		struct iop3xx_aau_e_desc_ctrl e_desc_ctrl_field;	} src_edc[31];};struct iop3xx_aau_gfmr {	unsigned int gfmr1:8;	unsigned int gfmr2:8;	unsigned int gfmr3:8;	unsigned int gfmr4:8;};struct iop3xx_desc_pq_xor {	u32 next_desc;	u32 src[3];	union {		u32 data_mult1;		struct iop3xx_aau_gfmr data_mult1_field;	};	u32 dest_addr;	u32 byte_count;	union {		u32 desc_ctrl;		struct iop3xx_aau_desc_ctrl desc_ctrl_field;	};	union {		u32 src_addr;		u32 e_desc_ctrl;		struct iop3xx_aau_e_desc_ctrl e_desc_ctrl_field;		u32 data_multiplier;		struct iop3xx_aau_gfmr data_mult_field;		u32 reserved;	} src_edc_gfmr[19];};struct iop3xx_desc_dual_xor {	u32 next_desc;	u32 src0_addr;	u32 src1_addr;	u32 h_src_addr;	u32 d_src_addr;	u32 h_dest_addr;	u32 byte_count;	union {		u32 desc_ctrl;		struct iop3xx_aau_desc_ctrl desc_ctrl_field;	};	u32 d_dest_addr;};union iop3xx_desc {	struct iop3xx_desc_aau *aau;	struct iop3xx_desc_dma *dma;	struct iop3xx_desc_pq_xor *pq_xor;	struct iop3xx_desc_dual_xor *dual_xor;	void *ptr;};static inline int iop_adma_get_max_xor(void){	return 32;}static inline u32 iop_chan_get_current_descriptor(struct iop_adma_chan *chan){	int id = chan->device->id;	switch (id) {	case DMA0_ID:	case DMA1_ID:		return __raw_readl(DMA_DAR(chan));	case AAU_ID:		return __raw_readl(AAU_ADAR(chan));	default:		BUG();	}	return 0;}static inline void iop_chan_set_next_descriptor(struct iop_adma_chan *chan,						u32 next_desc_addr){	int id = chan->device->id;	switch (id) {	case DMA0_ID:	case DMA1_ID:		__raw_writel(next_desc_addr, DMA_NDAR(chan));		break;	case AAU_ID:		__raw_writel(next_desc_addr, AAU_ANDAR(chan));		break;	}}#define IOP_ADMA_STATUS_BUSY (1 << 10)#define IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT (1024)#define IOP_ADMA_XOR_MAX_BYTE_COUNT (16 * 1024 * 1024)#define IOP_ADMA_MAX_BYTE_COUNT (16 * 1024 * 1024)static inline int iop_chan_is_busy(struct iop_adma_chan *chan){	u32 status = __raw_readl(DMA_CSR(chan));	return (status & IOP_ADMA_STATUS_BUSY) ? 1 : 0;}static inline int iop_desc_is_aligned(struct iop_adma_desc_slot *desc,					int num_slots){	/* num_slots will only ever be 1, 2, 4, or 8 */	return (desc->idx & (num_slots - 1)) ? 0 : 1;}/* to do: support large (i.e. > hw max) buffer sizes */static inline int iop_chan_memcpy_slot_count(size_t len, int *slots_per_op){	*slots_per_op = 1;	return 1;}/* to do: support large (i.e. > hw max) buffer sizes */static inline int iop_chan_memset_slot_count(size_t len, int *slots_per_op){	*slots_per_op = 1;	return 1;}static inline int iop3xx_aau_xor_slot_count(size_t len, int src_cnt,					int *slots_per_op){	const static int slot_count_table[] = { 0,						1, 1, 1, 1, /* 01 - 04 */						2, 2, 2, 2, /* 05 - 08 */						4, 4, 4, 4, /* 09 - 12 */						4, 4, 4, 4, /* 13 - 16 */						8, 8, 8, 8, /* 17 - 20 */						8, 8, 8, 8, /* 21 - 24 */						8, 8, 8, 8, /* 25 - 28 */						8, 8, 8, 8, /* 29 - 32 */					      };	*slots_per_op = slot_count_table[src_cnt];	return *slots_per_op;}static inline intiop_chan_interrupt_slot_count(int *slots_per_op, struct iop_adma_chan *chan){	switch (chan->device->id) {	case DMA0_ID:	case DMA1_ID:		return iop_chan_memcpy_slot_count(0, slots_per_op);	case AAU_ID:		return iop3xx_aau_xor_slot_count(0, 2, slots_per_op);	default:		BUG();	}	return 0;}static inline int iop_chan_xor_slot_count(size_t len, int src_cnt,						int *slots_per_op){	int slot_cnt = iop3xx_aau_xor_slot_count(len, src_cnt, slots_per_op);	if (len <= IOP_ADMA_XOR_MAX_BYTE_COUNT)		return slot_cnt;	len -= IOP_ADMA_XOR_MAX_BYTE_COUNT;	while (len > IOP_ADMA_XOR_MAX_BYTE_COUNT) {		len -= IOP_ADMA_XOR_MAX_BYTE_COUNT;		slot_cnt += *slots_per_op;	}	if (len)		slot_cnt += *slots_per_op;	return slot_cnt;}/* zero sum on iop3xx is limited to 1k at a time so it requires multiple * descriptors */static inline int iop_chan_zero_sum_slot_count(size_t len, int src_cnt,						int *slots_per_op){	int slot_cnt = iop3xx_aau_xor_slot_count(len, src_cnt, slots_per_op);	if (len <= IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT)		return slot_cnt;	len -= IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT;	while (len > IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT) {		len -= IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT;		slot_cnt += *slots_per_op;	}	if (len)		slot_cnt += *slots_per_op;	return slot_cnt;}static inline u32 iop_desc_get_dest_addr(struct iop_adma_desc_slot *desc,					struct iop_adma_chan *chan){	union iop3xx_desc hw_desc = { .ptr = desc->hw_desc, };	switch (chan->device->id) {	case DMA0_ID:	case DMA1_ID:		return hw_desc.dma->dest_addr;	case AAU_ID:		return hw_desc.aau->dest_addr;	default:		BUG();	}	return 0;}static inline u32 iop_desc_get_byte_count(struct iop_adma_desc_slot *desc,					struct iop_adma_chan *chan){	union iop3xx_desc hw_desc = { .ptr = desc->hw_desc, };	switch (chan->device->id) {	case DMA0_ID:	case DMA1_ID:		return hw_desc.dma->byte_count;	case AAU_ID:		return hw_desc.aau->byte_count;	default:		BUG();	}	return 0;}/* translate the src_idx to a descriptor word index */static inline int __desc_idx(int src_idx){	const static int desc_idx_table[] = { 0, 0, 0, 0,					      0, 1, 2, 3,					      5, 6, 7, 8,					      9, 10, 11, 12,					      14, 15, 16, 17,					      18, 19, 20, 21,					      23, 24, 25, 26,					      27, 28, 29, 30,					    };	return desc_idx_table[src_idx];}static inline u32 iop_desc_get_src_addr(struct iop_adma_desc_slot *desc,					struct iop_adma_chan *chan,					int src_idx){	union iop3xx_desc hw_desc = { .ptr = desc->hw_desc, };	switch (chan->device->id) {	case DMA0_ID:	case DMA1_ID:		return hw_desc.dma->src_addr;	case AAU_ID:		break;	default:		BUG();	}	if (src_idx < 4)		return hw_desc.aau->src[src_idx];	else		return hw_desc.aau->src_edc[__desc_idx(src_idx)].src_addr;}static inline void iop3xx_aau_desc_set_src_addr(struct iop3xx_desc_aau *hw_desc,					int src_idx, dma_addr_t addr){	if (src_idx < 4)		hw_desc->src[src_idx] = addr;	else		hw_desc->src_edc[__desc_idx(src_idx)].src_addr = addr;}static inline voidiop_desc_init_memcpy(struct iop_adma_desc_slot *desc, int int_en){	struct iop3xx_desc_dma *hw_desc = desc->hw_desc;	union {		u32 value;		struct iop3xx_dma_desc_ctrl field;	} u_desc_ctrl;	u_desc_ctrl.value = 0;	u_desc_ctrl.field.mem_to_mem_en = 1;	u_desc_ctrl.field.pci_transaction = 0xe; /* memory read block */	u_desc_ctrl.field.int_en = int_en;	hw_desc->desc_ctrl = u_desc_ctrl.value;	hw_desc->upper_pci_src_addr = 0;	hw_desc->crc_addr = 0;}static inline voidiop_desc_init_memset(struct iop_adma_desc_slot *desc, int int_en){	struct iop3xx_desc_aau *hw_desc = desc->hw_desc;	union {		u32 value;		struct iop3xx_aau_desc_ctrl field;	} u_desc_ctrl;	u_desc_ctrl.value = 0;	u_desc_ctrl.field.blk1_cmd_ctrl = 0x2; /* memory block fill */	u_desc_ctrl.field.dest_write_en = 1;	u_desc_ctrl.field.int_en = int_en;	hw_desc->desc_ctrl = u_desc_ctrl.value;

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?