⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 mac-fcc.c

📁 linux 内核源代码
💻 C
📖 第 1 页 / 共 2 页
字号:
	u16 mem_addr;#endif	const unsigned char *mac;	int i;	C32(fccp, fcc_gfmr, FCC_GFMR_ENR | FCC_GFMR_ENT);	/* clear everything (slow & steady does it) */	for (i = 0; i < sizeof(*ep); i++)		out_8((u8 __iomem *)ep + i, 0);	/* get physical address */	rx_bd_base_phys = fep->ring_mem_addr;	tx_bd_base_phys = rx_bd_base_phys + sizeof(cbd_t) * fpi->rx_ring;	/* point to bds */	W32(ep, fen_genfcc.fcc_rbase, rx_bd_base_phys);	W32(ep, fen_genfcc.fcc_tbase, tx_bd_base_phys);	/* Set maximum bytes per receive buffer.	 * It must be a multiple of 32.	 */	W16(ep, fen_genfcc.fcc_mrblr, PKT_MAXBLR_SIZE);	W32(ep, fen_genfcc.fcc_rstate, (CPMFCR_GBL | CPMFCR_EB) << 24);	W32(ep, fen_genfcc.fcc_tstate, (CPMFCR_GBL | CPMFCR_EB) << 24);	/* Allocate space in the reserved FCC area of DPRAM for the	 * internal buffers.  No one uses this space (yet), so we	 * can do this.  Later, we will add resource management for	 * this area.	 */#ifdef CONFIG_PPC_CPM_NEW_BINDING	W16(ep, fen_genfcc.fcc_riptr, fpi->dpram_offset);	W16(ep, fen_genfcc.fcc_tiptr, fpi->dpram_offset + 32);	W16(ep, fen_padptr, fpi->dpram_offset + 64);#else	mem_addr = (u32) fep->fcc.mem;	/* de-fixup dpram offset */	W16(ep, fen_genfcc.fcc_riptr, (mem_addr & 0xffff));	W16(ep, fen_genfcc.fcc_tiptr, ((mem_addr + 32) & 0xffff));	W16(ep, fen_padptr, mem_addr + 64);#endif	/* fill with special symbol...  */	memset_io(fep->fcc.mem + fpi->dpram_offset + 64, 0x88, 32);	W32(ep, fen_genfcc.fcc_rbptr, 0);	W32(ep, fen_genfcc.fcc_tbptr, 0);	W32(ep, fen_genfcc.fcc_rcrc, 0);	W32(ep, fen_genfcc.fcc_tcrc, 0);	W16(ep, fen_genfcc.fcc_res1, 0);	W32(ep, fen_genfcc.fcc_res2, 0);	/* no CAM */	W32(ep, fen_camptr, 0);	/* Set CRC preset and mask */	W32(ep, fen_cmask, 0xdebb20e3);	W32(ep, fen_cpres, 0xffffffff);	W32(ep, fen_crcec, 0);		/* CRC Error counter       */	W32(ep, fen_alec, 0);		/* alignment error counter */	W32(ep, fen_disfc, 0);		/* discard frame counter   */	W16(ep, fen_retlim, 15);	/* Retry limit threshold   */	W16(ep, fen_pper, 0);		/* Normal persistence      */	/* set group address */	W32(ep, fen_gaddrh, fep->fcc.gaddrh);	W32(ep, fen_gaddrl, fep->fcc.gaddrh);	/* Clear hash filter tables */	W32(ep, fen_iaddrh, 0);	W32(ep, fen_iaddrl, 0);	/* Clear the Out-of-sequence TxBD  */	W16(ep, fen_tfcstat, 0);	W16(ep, fen_tfclen, 0);	W32(ep, fen_tfcptr, 0);	W16(ep, fen_mflr, PKT_MAXBUF_SIZE);	/* maximum frame length register */	W16(ep, fen_minflr, PKT_MINBUF_SIZE);	/* minimum frame length register */	/* set address */	mac = dev->dev_addr;	paddrh = ((u16)mac[5] << 8) | mac[4];	paddrm = ((u16)mac[3] << 8) | mac[2];	paddrl = ((u16)mac[1] << 8) | mac[0];	W16(ep, fen_paddrh, paddrh);	W16(ep, fen_paddrm, paddrm);	W16(ep, fen_paddrl, paddrl);	W16(ep, fen_taddrh, 0);	W16(ep, fen_taddrm, 0);	W16(ep, fen_taddrl, 0);	W16(ep, fen_maxd1, 1520);	/* maximum DMA1 length */	W16(ep, fen_maxd2, 1520);	/* maximum DMA2 length */	/* Clear stat counters, in case we ever enable RMON */	W32(ep, fen_octc, 0);	W32(ep, fen_colc, 0);	W32(ep, fen_broc, 0);	W32(ep, fen_mulc, 0);	W32(ep, fen_uspc, 0);	W32(ep, fen_frgc, 0);	W32(ep, fen_ospc, 0);	W32(ep, fen_jbrc, 0);	W32(ep, fen_p64c, 0);	W32(ep, fen_p65c, 0);	W32(ep, fen_p128c, 0);	W32(ep, fen_p256c, 0);	W32(ep, fen_p512c, 0);	W32(ep, fen_p1024c, 0);	W16(ep, fen_rfthr, 0);	/* Suggested by manual */	W16(ep, fen_rfcnt, 0);	W16(ep, fen_cftype, 0);	fs_init_bds(dev);	/* adjust to speed (for RMII mode) */	if (fpi->use_rmii) {		if (fep->phydev->speed == 100)			C8(fcccp, fcc_gfemr, 0x20);		else			S8(fcccp, fcc_gfemr, 0x20);	}	fcc_cr_cmd(fep, CPM_CR_INIT_TRX);	/* clear events */	W16(fccp, fcc_fcce, 0xffff);	/* Enable interrupts we wish to service */	W16(fccp, fcc_fccm, FCC_ENET_TXE | FCC_ENET_RXF | FCC_ENET_TXB);	/* Set GFMR to enable Ethernet operating mode */	W32(fccp, fcc_gfmr, FCC_GFMR_TCI | FCC_GFMR_MODE_ENET);	/* set sync/delimiters */	W16(fccp, fcc_fdsr, 0xd555);	W32(fccp, fcc_fpsmr, FCC_PSMR_ENCRC);	if (fpi->use_rmii)		S32(fccp, fcc_fpsmr, FCC_PSMR_RMII);	/* adjust to duplex mode */	if (fep->phydev->duplex)		S32(fccp, fcc_fpsmr, FCC_PSMR_FDE | FCC_PSMR_LPB);	else		C32(fccp, fcc_fpsmr, FCC_PSMR_FDE | FCC_PSMR_LPB);	S32(fccp, fcc_gfmr, FCC_GFMR_ENR | FCC_GFMR_ENT);}static void stop(struct net_device *dev){	struct fs_enet_private *fep = netdev_priv(dev);	fcc_t __iomem *fccp = fep->fcc.fccp;	/* stop ethernet */	C32(fccp, fcc_gfmr, FCC_GFMR_ENR | FCC_GFMR_ENT);	/* clear events */	W16(fccp, fcc_fcce, 0xffff);	/* clear interrupt mask */	W16(fccp, fcc_fccm, 0);	fs_cleanup_bds(dev);}static void pre_request_irq(struct net_device *dev, int irq){	/* nothing */}static void post_free_irq(struct net_device *dev, int irq){	/* nothing */}static void napi_clear_rx_event(struct net_device *dev){	struct fs_enet_private *fep = netdev_priv(dev);	fcc_t __iomem *fccp = fep->fcc.fccp;	W16(fccp, fcc_fcce, FCC_NAPI_RX_EVENT_MSK);}static void napi_enable_rx(struct net_device *dev){	struct fs_enet_private *fep = netdev_priv(dev);	fcc_t __iomem *fccp = fep->fcc.fccp;	S16(fccp, fcc_fccm, FCC_NAPI_RX_EVENT_MSK);}static void napi_disable_rx(struct net_device *dev){	struct fs_enet_private *fep = netdev_priv(dev);	fcc_t __iomem *fccp = fep->fcc.fccp;	C16(fccp, fcc_fccm, FCC_NAPI_RX_EVENT_MSK);}static void rx_bd_done(struct net_device *dev){	/* nothing */}static void tx_kickstart(struct net_device *dev){	struct fs_enet_private *fep = netdev_priv(dev);	fcc_t __iomem *fccp = fep->fcc.fccp;	S16(fccp, fcc_ftodr, 0x8000);}static u32 get_int_events(struct net_device *dev){	struct fs_enet_private *fep = netdev_priv(dev);	fcc_t __iomem *fccp = fep->fcc.fccp;	return (u32)R16(fccp, fcc_fcce);}static void clear_int_events(struct net_device *dev, u32 int_events){	struct fs_enet_private *fep = netdev_priv(dev);	fcc_t __iomem *fccp = fep->fcc.fccp;	W16(fccp, fcc_fcce, int_events & 0xffff);}static void ev_error(struct net_device *dev, u32 int_events){	printk(KERN_WARNING DRV_MODULE_NAME	       ": %s FS_ENET ERROR(s) 0x%x\n", dev->name, int_events);}static int get_regs(struct net_device *dev, void *p, int *sizep){	struct fs_enet_private *fep = netdev_priv(dev);	if (*sizep < sizeof(fcc_t) + sizeof(fcc_enet_t) + 1)		return -EINVAL;	memcpy_fromio(p, fep->fcc.fccp, sizeof(fcc_t));	p = (char *)p + sizeof(fcc_t);	memcpy_fromio(p, fep->fcc.ep, sizeof(fcc_enet_t));	p = (char *)p + sizeof(fcc_enet_t);	memcpy_fromio(p, fep->fcc.fcccp, 1);	return 0;}static int get_regs_len(struct net_device *dev){	return sizeof(fcc_t) + sizeof(fcc_enet_t) + 1;}/* Some transmit errors cause the transmitter to shut * down.  We now issue a restart transmit.  Since the * errors close the BD and update the pointers, the restart * _should_ pick up without having to reset any of our * pointers either.  Also, To workaround 8260 device erratum * CPM37, we must disable and then re-enable the transmitter * following a Late Collision, Underrun, or Retry Limit error. */static void tx_restart(struct net_device *dev){	struct fs_enet_private *fep = netdev_priv(dev);	fcc_t __iomem *fccp = fep->fcc.fccp;	C32(fccp, fcc_gfmr, FCC_GFMR_ENT);	udelay(10);	S32(fccp, fcc_gfmr, FCC_GFMR_ENT);	fcc_cr_cmd(fep, CPM_CR_RESTART_TX);}/*************************************************************************/const struct fs_ops fs_fcc_ops = {	.setup_data		= setup_data,	.cleanup_data		= cleanup_data,	.set_multicast_list	= set_multicast_list,	.restart		= restart,	.stop			= stop,	.pre_request_irq	= pre_request_irq,	.post_free_irq		= post_free_irq,	.napi_clear_rx_event	= napi_clear_rx_event,	.napi_enable_rx		= napi_enable_rx,	.napi_disable_rx	= napi_disable_rx,	.rx_bd_done		= rx_bd_done,	.tx_kickstart		= tx_kickstart,	.get_int_events		= get_int_events,	.clear_int_events	= clear_int_events,	.ev_error		= ev_error,	.get_regs		= get_regs,	.get_regs_len		= get_regs_len,	.tx_restart		= tx_restart,	.allocate_bd		= allocate_bd,	.free_bd		= free_bd,};

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -