📄 intel-agp.c
字号:
/* * Intel AGPGART routines. */#include <linux/module.h>#include <linux/pci.h>#include <linux/init.h>#include <linux/kernel.h>#include <linux/pagemap.h>#include <linux/agp_backend.h>#include "agp.h"#define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588#define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a#define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970#define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972#define PCI_DEVICE_ID_INTEL_82965G_1_HB 0x2980#define PCI_DEVICE_ID_INTEL_82965G_1_IG 0x2982#define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990#define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992#define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0#define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2#define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00#define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02#define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10#define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12#define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC#define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE#define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0#define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2#define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0#define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2#define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0#define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2#define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \ agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_1_HB || \ agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \ agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \ agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \ agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)#define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \ agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \ agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB)extern int agp_memory_reserved;/* Intel 815 register */#define INTEL_815_APCONT 0x51#define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF/* Intel i820 registers */#define INTEL_I820_RDCR 0x51#define INTEL_I820_ERRSTS 0xc8/* Intel i840 registers */#define INTEL_I840_MCHCFG 0x50#define INTEL_I840_ERRSTS 0xc8/* Intel i850 registers */#define INTEL_I850_MCHCFG 0x50#define INTEL_I850_ERRSTS 0xc8/* intel 915G registers */#define I915_GMADDR 0x18#define I915_MMADDR 0x10#define I915_PTEADDR 0x1C#define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)#define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)#define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)#define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)/* Intel 965G registers */#define I965_MSAC 0x62/* Intel 7505 registers */#define INTEL_I7505_APSIZE 0x74#define INTEL_I7505_NCAPID 0x60#define INTEL_I7505_NISTAT 0x6c#define INTEL_I7505_ATTBASE 0x78#define INTEL_I7505_ERRSTS 0x42#define INTEL_I7505_AGPCTRL 0x70#define INTEL_I7505_MCHCFG 0x50static const struct aper_size_info_fixed intel_i810_sizes[] ={ {64, 16384, 4}, /* The 32M mode still requires a 64k gatt */ {32, 8192, 4}};#define AGP_DCACHE_MEMORY 1#define AGP_PHYS_MEMORY 2#define INTEL_AGP_CACHED_MEMORY 3static struct gatt_mask intel_i810_masks[] ={ {.mask = I810_PTE_VALID, .type = 0}, {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY}, {.mask = I810_PTE_VALID, .type = 0}, {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED, .type = INTEL_AGP_CACHED_MEMORY}};static struct _intel_private { struct pci_dev *pcidev; /* device one */ u8 __iomem *registers; u32 __iomem *gtt; /* I915G */ int num_dcache_entries; /* gtt_entries is the number of gtt entries that are already mapped * to stolen memory. Stolen memory is larger than the memory mapped * through gtt_entries, as it includes some reserved space for the BIOS * popup and for the GTT. */ int gtt_entries; /* i830+ */} intel_private;static int intel_i810_fetch_size(void){ u32 smram_miscc; struct aper_size_info_fixed *values; pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc); values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes); if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) { printk(KERN_WARNING PFX "i810 is disabled\n"); return 0; } if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) { agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1); agp_bridge->aperture_size_idx = 1; return values[1].size; } else { agp_bridge->previous_size = agp_bridge->current_size = (void *) (values); agp_bridge->aperture_size_idx = 0; return values[0].size; } return 0;}static int intel_i810_configure(void){ struct aper_size_info_fixed *current_size; u32 temp; int i; current_size = A_SIZE_FIX(agp_bridge->current_size); if (!intel_private.registers) { pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp); temp &= 0xfff80000; intel_private.registers = ioremap(temp, 128 * 4096); if (!intel_private.registers) { printk(KERN_ERR PFX "Unable to remap memory.\n"); return -ENOMEM; } } if ((readl(intel_private.registers+I810_DRAM_CTL) & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) { /* This will need to be dynamically assigned */ printk(KERN_INFO PFX "detected 4MB dedicated video ram.\n"); intel_private.num_dcache_entries = 1024; } pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp); agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK); writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL); readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */ if (agp_bridge->driver->needs_scratch_page) { for (i = 0; i < current_size->num_entries; i++) { writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4)); readl(intel_private.registers+I810_PTE_BASE+(i*4)); /* PCI posting. */ } } global_cache_flush(); return 0;}static void intel_i810_cleanup(void){ writel(0, intel_private.registers+I810_PGETBL_CTL); readl(intel_private.registers); /* PCI Posting. */ iounmap(intel_private.registers);}static void intel_i810_tlbflush(struct agp_memory *mem){ return;}static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode){ return;}/* Exists to support ARGB cursors */static void *i8xx_alloc_pages(void){ struct page * page; page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2); if (page == NULL) return NULL; if (change_page_attr(page, 4, PAGE_KERNEL_NOCACHE) < 0) { change_page_attr(page, 4, PAGE_KERNEL); global_flush_tlb(); __free_pages(page, 2); return NULL; } global_flush_tlb(); get_page(page); atomic_inc(&agp_bridge->current_memory_agp); return page_address(page);}static void i8xx_destroy_pages(void *addr){ struct page *page; if (addr == NULL) return; page = virt_to_page(addr); change_page_attr(page, 4, PAGE_KERNEL); global_flush_tlb(); put_page(page); __free_pages(page, 2); atomic_dec(&agp_bridge->current_memory_agp);}static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge, int type){ if (type < AGP_USER_TYPES) return type; else if (type == AGP_USER_CACHED_MEMORY) return INTEL_AGP_CACHED_MEMORY; else return 0;}static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start, int type){ int i, j, num_entries; void *temp; int ret = -EINVAL; int mask_type; if (mem->page_count == 0) goto out; temp = agp_bridge->current_size; num_entries = A_SIZE_FIX(temp)->num_entries; if ((pg_start + mem->page_count) > num_entries) goto out_err; for (j = pg_start; j < (pg_start + mem->page_count); j++) { if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) { ret = -EBUSY; goto out_err; } } if (type != mem->type) goto out_err; mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type); switch (mask_type) { case AGP_DCACHE_MEMORY: if (!mem->is_flushed) global_cache_flush(); for (i = pg_start; i < (pg_start + mem->page_count); i++) { writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID, intel_private.registers+I810_PTE_BASE+(i*4)); } readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); break; case AGP_PHYS_MEMORY: case AGP_NORMAL_MEMORY: if (!mem->is_flushed) global_cache_flush(); for (i = 0, j = pg_start; i < mem->page_count; i++, j++) { writel(agp_bridge->driver->mask_memory(agp_bridge, mem->memory[i], mask_type), intel_private.registers+I810_PTE_BASE+(j*4)); } readl(intel_private.registers+I810_PTE_BASE+((j-1)*4)); break; default: goto out_err; } agp_bridge->driver->tlb_flush(mem);out: ret = 0;out_err: mem->is_flushed = 1; return ret;}static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start, int type){ int i; if (mem->page_count == 0) return 0; for (i = pg_start; i < (mem->page_count + pg_start); i++) { writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4)); } readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); agp_bridge->driver->tlb_flush(mem); return 0;}/* * The i810/i830 requires a physical address to program its mouse * pointer into hardware. * However the Xserver still writes to it through the agp aperture. */static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type){ struct agp_memory *new; void *addr; switch (pg_count) { case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge); global_flush_tlb(); break; case 4: /* kludge to get 4 physical pages for ARGB cursor */ addr = i8xx_alloc_pages(); break; default: return NULL; } if (addr == NULL) return NULL; new = agp_create_memory(pg_count); if (new == NULL) return NULL; new->memory[0] = virt_to_gart(addr); if (pg_count == 4) { /* kludge to get 4 physical pages for ARGB cursor */ new->memory[1] = new->memory[0] + PAGE_SIZE; new->memory[2] = new->memory[1] + PAGE_SIZE; new->memory[3] = new->memory[2] + PAGE_SIZE; } new->page_count = pg_count; new->num_scratch_pages = pg_count; new->type = AGP_PHYS_MEMORY; new->physical = new->memory[0]; return new;}static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type){ struct agp_memory *new; if (type == AGP_DCACHE_MEMORY) { if (pg_count != intel_private.num_dcache_entries) return NULL; new = agp_create_memory(1); if (new == NULL) return NULL; new->type = AGP_DCACHE_MEMORY; new->page_count = pg_count; new->num_scratch_pages = 0; agp_free_page_array(new); return new; } if (type == AGP_PHYS_MEMORY) return alloc_agpphysmem_i8xx(pg_count, type); return NULL;}static void intel_i810_free_by_type(struct agp_memory *curr){ agp_free_key(curr->key); if (curr->type == AGP_PHYS_MEMORY) { if (curr->page_count == 4) i8xx_destroy_pages(gart_to_virt(curr->memory[0])); else { agp_bridge->driver->agp_destroy_page(gart_to_virt(curr->memory[0]), AGP_PAGE_DESTROY_UNMAP); global_flush_tlb(); agp_bridge->driver->agp_destroy_page(gart_to_virt(curr->memory[0]), AGP_PAGE_DESTROY_FREE); } agp_free_page_array(curr); } kfree(curr);}static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge, unsigned long addr, int type){ /* Type checking must be done elsewhere */ return addr | bridge->driver->masks[type].mask;}static struct aper_size_info_fixed intel_i830_sizes[] =
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -