pata_amd.c

来自「linux 内核源代码」· C语言 代码 · 共 724 行 · 第 1/2 页

C
724
字号
/* * pata_amd.c 	- AMD PATA for new ATA layer *			  (C) 2005-2006 Red Hat Inc *			  Alan Cox <alan@redhat.com> * *  Based on pata-sil680. Errata information is taken from data sheets *  and the amd74xx.c driver by Vojtech Pavlik. Nvidia SATA devices are *  claimed by sata-nv.c. * *  TODO: *	Variable system clock when/if it makes sense *	Power management on ports * * *  Documentation publically available. */#include <linux/kernel.h>#include <linux/module.h>#include <linux/pci.h>#include <linux/init.h>#include <linux/blkdev.h>#include <linux/delay.h>#include <scsi/scsi_host.h>#include <linux/libata.h>#define DRV_NAME "pata_amd"#define DRV_VERSION "0.3.10"/** *	timing_setup		-	shared timing computation and load *	@ap: ATA port being set up *	@adev: drive being configured *	@offset: port offset *	@speed: target speed *	@clock: clock multiplier (number of times 33MHz for this part) * *	Perform the actual timing set up for Nvidia or AMD PATA devices. *	The actual devices vary so they all call into this helper function *	providing the clock multipler and offset (because AMD and Nvidia put *	the ports at different locations). */static void timing_setup(struct ata_port *ap, struct ata_device *adev, int offset, int speed, int clock){	static const unsigned char amd_cyc2udma[] = {		6, 6, 5, 4, 0, 1, 1, 2, 2, 3, 3, 3, 3, 3, 3, 7	};	struct pci_dev *pdev = to_pci_dev(ap->host->dev);	struct ata_device *peer = ata_dev_pair(adev);	int dn = ap->port_no * 2 + adev->devno;	struct ata_timing at, apeer;	int T, UT;	const int amd_clock = 33333;	/* KHz. */	u8 t;	T = 1000000000 / amd_clock;	UT = T / min_t(int, max_t(int, clock, 1), 2);	if (ata_timing_compute(adev, speed, &at, T, UT) < 0) {		dev_printk(KERN_ERR, &pdev->dev, "unknown mode %d.\n", speed);		return;	}	if (peer) {		/* This may be over conservative */		if (peer->dma_mode) {			ata_timing_compute(peer, peer->dma_mode, &apeer, T, UT);			ata_timing_merge(&apeer, &at, &at, ATA_TIMING_8BIT);		}		ata_timing_compute(peer, peer->pio_mode, &apeer, T, UT);		ata_timing_merge(&apeer, &at, &at, ATA_TIMING_8BIT);	}	if (speed == XFER_UDMA_5 && amd_clock <= 33333) at.udma = 1;	if (speed == XFER_UDMA_6 && amd_clock <= 33333) at.udma = 15;	/*	 *	Now do the setup work	 */	/* Configure the address set up timing */	pci_read_config_byte(pdev, offset + 0x0C, &t);	t = (t & ~(3 << ((3 - dn) << 1))) | ((FIT(at.setup, 1, 4) - 1) << ((3 - dn) << 1));	pci_write_config_byte(pdev, offset + 0x0C , t);	/* Configure the 8bit I/O timing */	pci_write_config_byte(pdev, offset + 0x0E + (1 - (dn >> 1)),		((FIT(at.act8b, 1, 16) - 1) << 4) | (FIT(at.rec8b, 1, 16) - 1));	/* Drive timing */	pci_write_config_byte(pdev, offset + 0x08 + (3 - dn),		((FIT(at.active, 1, 16) - 1) << 4) | (FIT(at.recover, 1, 16) - 1));	switch (clock) {		case 1:		t = at.udma ? (0xc0 | (FIT(at.udma, 2, 5) - 2)) : 0x03;		break;		case 2:		t = at.udma ? (0xc0 | amd_cyc2udma[FIT(at.udma, 2, 10)]) : 0x03;		break;		case 3:		t = at.udma ? (0xc0 | amd_cyc2udma[FIT(at.udma, 1, 10)]) : 0x03;		break;		case 4:		t = at.udma ? (0xc0 | amd_cyc2udma[FIT(at.udma, 1, 15)]) : 0x03;		break;		default:			return;	}	/* UDMA timing */	if (at.udma)		pci_write_config_byte(pdev, offset + 0x10 + (3 - dn), t);}/** *	amd_pre_reset		-	perform reset handling *	@link: ATA link *	@deadline: deadline jiffies for the operation * *	Reset sequence checking enable bits to see which ports are *	active. */static int amd_pre_reset(struct ata_link *link, unsigned long deadline){	static const struct pci_bits amd_enable_bits[] = {		{ 0x40, 1, 0x02, 0x02 },		{ 0x40, 1, 0x01, 0x01 }	};	struct ata_port *ap = link->ap;	struct pci_dev *pdev = to_pci_dev(ap->host->dev);	if (!pci_test_config_bits(pdev, &amd_enable_bits[ap->port_no]))		return -ENOENT;	return ata_std_prereset(link, deadline);}static void amd_error_handler(struct ata_port *ap){	return ata_bmdma_drive_eh(ap, amd_pre_reset,				      ata_std_softreset, NULL,				      ata_std_postreset);}static int amd_cable_detect(struct ata_port *ap){	static const u32 bitmask[2] = {0x03, 0x0C};	struct pci_dev *pdev = to_pci_dev(ap->host->dev);	u8 ata66;	pci_read_config_byte(pdev, 0x42, &ata66);	if (ata66 & bitmask[ap->port_no])		return ATA_CBL_PATA80;	return ATA_CBL_PATA40;}/** *	amd33_set_piomode	-	set initial PIO mode data *	@ap: ATA interface *	@adev: ATA device * *	Program the AMD registers for PIO mode. */static void amd33_set_piomode(struct ata_port *ap, struct ata_device *adev){	timing_setup(ap, adev, 0x40, adev->pio_mode, 1);}static void amd66_set_piomode(struct ata_port *ap, struct ata_device *adev){	timing_setup(ap, adev, 0x40, adev->pio_mode, 2);}static void amd100_set_piomode(struct ata_port *ap, struct ata_device *adev){	timing_setup(ap, adev, 0x40, adev->pio_mode, 3);}static void amd133_set_piomode(struct ata_port *ap, struct ata_device *adev){	timing_setup(ap, adev, 0x40, adev->pio_mode, 4);}/** *	amd33_set_dmamode	-	set initial DMA mode data *	@ap: ATA interface *	@adev: ATA device * *	Program the MWDMA/UDMA modes for the AMD and Nvidia *	chipset. */static void amd33_set_dmamode(struct ata_port *ap, struct ata_device *adev){	timing_setup(ap, adev, 0x40, adev->dma_mode, 1);}static void amd66_set_dmamode(struct ata_port *ap, struct ata_device *adev){	timing_setup(ap, adev, 0x40, adev->dma_mode, 2);}static void amd100_set_dmamode(struct ata_port *ap, struct ata_device *adev){	timing_setup(ap, adev, 0x40, adev->dma_mode, 3);}static void amd133_set_dmamode(struct ata_port *ap, struct ata_device *adev){	timing_setup(ap, adev, 0x40, adev->dma_mode, 4);}/** *	nv_probe_init	-	cable detection *	@lin: ATA link * *	Perform cable detection. The BIOS stores this in PCI config *	space for us. */static int nv_pre_reset(struct ata_link *link, unsigned long deadline){	static const struct pci_bits nv_enable_bits[] = {		{ 0x50, 1, 0x02, 0x02 },		{ 0x50, 1, 0x01, 0x01 }	};	struct ata_port *ap = link->ap;	struct pci_dev *pdev = to_pci_dev(ap->host->dev);	if (!pci_test_config_bits(pdev, &nv_enable_bits[ap->port_no]))		return -ENOENT;	return ata_std_prereset(link, deadline);}static void nv_error_handler(struct ata_port *ap){	ata_bmdma_drive_eh(ap, nv_pre_reset,			       ata_std_softreset, NULL,			       ata_std_postreset);}static int nv_cable_detect(struct ata_port *ap){	static const u8 bitmask[2] = {0x03, 0x0C};	struct pci_dev *pdev = to_pci_dev(ap->host->dev);	u8 ata66;	u16 udma;	int cbl;	pci_read_config_byte(pdev, 0x52, &ata66);	if (ata66 & bitmask[ap->port_no])		cbl = ATA_CBL_PATA80;	else		cbl = ATA_CBL_PATA40; 	/* We now have to double check because the Nvidia boxes BIOS 	   doesn't always set the cable bits but does set mode bits */ 	pci_read_config_word(pdev, 0x62 - 2 * ap->port_no, &udma); 	if ((udma & 0xC4) == 0xC4 || (udma & 0xC400) == 0xC400)		cbl = ATA_CBL_PATA80;	/* And a triple check across suspend/resume with ACPI around */	if (ata_acpi_cbl_80wire(ap))		cbl = ATA_CBL_PATA80;	return cbl;}/** *	nv100_set_piomode	-	set initial PIO mode data *	@ap: ATA interface *	@adev: ATA device * *	Program the AMD registers for PIO mode. */static void nv100_set_piomode(struct ata_port *ap, struct ata_device *adev){	timing_setup(ap, adev, 0x50, adev->pio_mode, 3);}static void nv133_set_piomode(struct ata_port *ap, struct ata_device *adev){	timing_setup(ap, adev, 0x50, adev->pio_mode, 4);}/** *	nv100_set_dmamode	-	set initial DMA mode data *	@ap: ATA interface *	@adev: ATA device * *	Program the MWDMA/UDMA modes for the AMD and Nvidia *	chipset. */static void nv100_set_dmamode(struct ata_port *ap, struct ata_device *adev){	timing_setup(ap, adev, 0x50, adev->dma_mode, 3);}static void nv133_set_dmamode(struct ata_port *ap, struct ata_device *adev){	timing_setup(ap, adev, 0x50, adev->dma_mode, 4);}static struct scsi_host_template amd_sht = {	.module			= THIS_MODULE,	.name			= DRV_NAME,	.ioctl			= ata_scsi_ioctl,	.queuecommand		= ata_scsi_queuecmd,	.can_queue		= ATA_DEF_QUEUE,	.this_id		= ATA_SHT_THIS_ID,	.sg_tablesize		= LIBATA_MAX_PRD,	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,	.emulated		= ATA_SHT_EMULATED,	.use_clustering		= ATA_SHT_USE_CLUSTERING,	.proc_name		= DRV_NAME,	.dma_boundary		= ATA_DMA_BOUNDARY,	.slave_configure	= ata_scsi_slave_config,	.slave_destroy		= ata_scsi_slave_destroy,	.bios_param		= ata_std_bios_param,};static struct ata_port_operations amd33_port_ops = {	.set_piomode	= amd33_set_piomode,	.set_dmamode	= amd33_set_dmamode,	.mode_filter	= ata_pci_default_filter,	.tf_load	= ata_tf_load,	.tf_read	= ata_tf_read,	.check_status 	= ata_check_status,	.exec_command	= ata_exec_command,	.dev_select 	= ata_std_dev_select,	.freeze		= ata_bmdma_freeze,	.thaw		= ata_bmdma_thaw,	.error_handler	= amd_error_handler,	.post_internal_cmd = ata_bmdma_post_internal_cmd,	.cable_detect	= ata_cable_40wire,	.bmdma_setup 	= ata_bmdma_setup,	.bmdma_start 	= ata_bmdma_start,	.bmdma_stop	= ata_bmdma_stop,	.bmdma_status 	= ata_bmdma_status,	.qc_prep 	= ata_qc_prep,	.qc_issue	= ata_qc_issue_prot,	.data_xfer	= ata_data_xfer,	.irq_handler	= ata_interrupt,	.irq_clear	= ata_bmdma_irq_clear,

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?